## Freescale Semiconductor Inc. Data Sheet: Technical Data Document Number: IMX6DQIEC Rev. 4, 07/2015 MCIMX6QxCxxxxC MCIMX6QxCxxxxD MCIMX6DxCxxxxC MCIMX6DxCxxxxD # i.MX 6Dual/6Quad Applications Processors for Industrial Products # Package Information Case FCPBGA 21 x 21 mm, 0.8 mm pitch #### **Ordering Information** See Table 1 on page 2 ## 1 Introduction The i.MX 6Dual/6Quad processors feature the Freescale advanced implementation of the quad ARM® Cortex®-A9 core, which operates at speeds up to 1 GHz. They include 2D and 3D graphics processors, 3D 1080p video processing, and integrated power management. Each processor provides a 64-bit DDR3/LVDDR3/LPDDR2-1066 memory interface and a number of other interfaces for connecting peripherals, such as WLAN, Bluetooth®, GPS, hard drive, displays, and camera sensors. The i.MX 6Dual/6Quad processors are specifically useful for applications such as the following: The i.MX 6Dual/6Quad processors offers numerous advanced features, such as: Multilevel memory system—The multilevel memory system of each processor is based on the L1 instruction and data caches, L2 cache, and internal and external memory. The processors support many types of external memory devices, including DDR3, low voltage DDR3, LPDDR2, | 1 | Intro | duction | |---|-------|---------------------------------------------------| | | 1.1 | Ordering Information | | | 1.2 | Features | | | 1.3 | Updated Signal Naming Convention | | 2 | Archi | itectural Overview 8 | | | 2.1 | Block Diagram | | 3 | Modu | ules List | | | 3.1 | Special Signal Considerations | | | 3.2 | Recommended Connections for Unused Analog | | | | Interfaces | | 4 | Elect | rical Characteristics | | | 4.1 | Chip-Level Conditions | | | 4.2 | Power Supplies Requirements and Restrictions 31 | | | 4.3 | Integrated LDO Voltage Regulator Parameters 32 | | | 4.4 | PLL Electrical Characteristics | | | 4.5 | On-Chip Oscillators | | | 4.6 | I/O DC Parameters | | | 4.7 | I/O AC Parameters | | | 4.8 | Output Buffer Impedance Parameters45 | | | 4.9 | System Modules Timing 48 | | | 4.10 | General-Purpose Media Interface (GPMI) Timing. 64 | | | 4.11 | External Peripheral Interface Parameters 73 | | 5 | Boot | Mode Configuration | | | 5.1 | Boot Mode Configuration Pins | | | 5.2 | Boot Devices Interfaces Allocation | | 6 | | age Information and Contact Assignments 138 | | | 6.1 | Updated Signal Naming Convention | | | 6.2 | 21 x 21 mm Package Information | | 7 | Revis | sion History 160 | #### Introduction - NOR Flash, PSRAM, cellular RAM, NAND Flash (MLC and SLC), OneNAND<sup>TM</sup>, and managed NAND, including eMMC up to rev 4.4/4.41. - Smart speed technology—The processors have power management throughout the device that enables the rich suite of multimedia features and peripherals to consume minimum power in both active and various low power modes. Smart speed technology enables the designer to deliver a feature-rich product, requiring levels of power far lower than industry expectations. - Dynamic voltage and frequency scaling—The processors improve the power efficiency of devices by scaling the voltage and frequency to optimize performance. - Multimedia powerhouse—The multimedia performance of each processor is enhanced by a multilevel cache system, Neon<sup>®</sup> MPE (Media Processor Engine) co-processor, a multi-standard hardware video codec, 2 autonomous and independent image processing units (IPU), and a programmable smart DMA (SDMA) controller. - Powerful graphics acceleration—Each processor provides three independent, integrated graphics processing units: an OpenGL<sup>®</sup> ES 2.0 3D graphics accelerator with four shaders (up to 200 MTri/s and OpenCL support), 2D graphics accelerator, and dedicated OpenVG<sup>TM</sup> 1.1 accelerator. - Interface flexibility—Each processor supports connections to a variety of interfaces: LCD controller for up to four displays (including parallel display, HDMI1.4, MIPI display, and LVDS display), dual CMOS sensor interface (parallel or through MIPI), high-speed USB on-the-go with PHY, high-speed USB host with PHY, multiple expansion card ports (high-speed MMC/SDIO host and other), 10/100/1000 Mbps Gigabit Ethernet controller, and a variety of other popular interfaces (such as UART, I<sup>2</sup>C, and I<sup>2</sup>S serial audio, SATA-II, and PCIe-II). - Advanced security—The processors deliver hardware-enabled security features that enable secure e-commerce, digital rights management (DRM), information encryption, secure boot, and secure software downloads. The security features are discussed in detail in the i.MX 6Dual/6Quad security reference manual (IMX6DO6SDLSRM). - Integrated power management—The processors integrate linear regulators and internally generate voltage levels for different domains. This significantly simplifies system power management structure. ## 1.1 Ordering Information Table 1shows examples of orderable part numbers covered by this data sheet. This table does not include all possible orderable part numbers. The latest part numbers are available on freescale.com/imx6series. If your desired part number is not listed in the table, or you have questions about available parts, see freescale.com/imx6series or contact your Freescale representative. **Table 1. Example Orderable Part Numbers** | Part Number | Quad/Dual CPU | Options | Speed <sup>1</sup><br>Grade | Temperature<br>Grade | Package | |-----------------|---------------|---------------|-----------------------------|----------------------|-------------------------------------------------| | MCIMX6Q7CVT08AC | i.MX 6Quad | With VPU, GPU | 800 MHz | Industrial | 21 mm x 21 mm, 0.8 mm<br>pitch, FCPBGA (lidded) | | MCIMX6Q7CVT08AD | i.MX 6Quad | With VPU, GPU | 800 MHz | Industrial | 21 mm x 21 mm, 0.8 mm<br>pitch, FCPBGA (lidded) | #### **Table 1. Example Orderable Part Numbers (continued)** | MCIMX6D7CVT08AC | i.MX 6Dual | With VPU, GPU | 800 MHz | Industrial | 21 mm x 21 mm, 0.8 mm<br>pitch, FCPBGA (lidded) | |-----------------|------------|---------------|---------|------------|-------------------------------------------------| | MCIMX6D7CVT08AD | i.MX 6Dual | With VPU, GPU | 800 MHz | Industrial | 21 mm x 21 mm, 0.8 mm<br>pitch, FCPBGA (lidded) | <sup>1</sup> If a 24 MHz input clock is used (required for USB), the maximum SoC speed is limited to 792 MHz. Figure 1 describes the part number nomenclature to identify the characteristics of the specific part number you have (for example, cores, frequency, temperature grade, fuse options, silicon revision). Figure 1 applies to the i.MX 6Dual/6Quad. The two characteristics that identify which data sheet a specific part applies to are the part number series field and the temperature grade (junction) field: - The i.MX 6Dual/6Quad Automotive and Infotainment Applications Processors data sheet (IMX6DQAEC) covers parts listed with "A (Automotive temp)" - The i.MX 6Dual/6Quad Applications Processors for Consumer Products data sheet (IMX6DQCEC) covers parts listed with "D (Commercial temp)" or "E (Extended Commercial temp)" - The i.MX 6Dual/6Quad Applications Processors for Industrial Products data sheet (IMX6DQIEC) covers parts listed with "C (Industrial temp)" Ensure that you have the right data sheet for your specific part by checking the temperature grade (junction) field and matching it to the right data sheet. If you have questions, see freescale.com/imx6series or contact your Freescale representative. #### Introduction $<sup>\</sup>textbf{1. See the freescale.} com \\ \textbf{imx6series Web page for latest information on the available silicon revision.} \\$ Figure 1. Part Number Nomenclature—i.MX 6Quad and i.MX 6Dual ## 1.2 Features The i.MX 6Dual/6Quad processors are based on ARM Cortex-A9 MPCore platform, which has the following features: - ARM Cortex-A9 MPCore 4xCPU processor (with TrustZone<sup>®</sup>) - The core configuration is symmetric, where each core includes: - 32 KByte L1 Instruction Cache - 32 KByte L1 Data Cache - Private Timer and Watchdog - Cortex-A9 NEON MPE (Media Processing Engine) Co-processor The ARM Cortex-A9 MPCore complex includes: - General Interrupt Controller (GIC) with 128 interrupt support - Global Timer - Snoop Control Unit (SCU) - 1 MB unified I/D L2 cache, shared by two/four cores - Two Master AXI (64-bit) bus interfaces output of L2 cache - Frequency of the core (including Neon and L1 cache) as per Table 6. i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 $<sup>2.\,</sup>If a \,24\,MHz \,input\,\, clock \,is \,used \,(required\,\,for\,\,USB), the\,\, maximum\,\,SoC\,\, speed\,\,is\,\, limited\,\,to\,\,792\,\,MHz.$ <sup>3.</sup> If a 24 MHz input clock is used (required for USB), the maximum SoC speed is limited to 996 MHz. - NEON MPE coprocessor - SIMD Media Processing Architecture - NEON register file with 32x64-bit general-purpose registers - NEON Integer execute pipeline (ALU, Shift, MAC) - NEON dual, single-precision floating point execute pipeline (FADD, FMUL) - NEON load/store and permute pipeline The SoC-level memory system consists of the following additional components: - Boot ROM, including HAB (96 KB) - Internal multimedia / shared, fast access RAM (OCRAM, 256 KB) - Secure/non-secure RAM (16 KB) - External memory interfaces: - 16-bit, 32-bit, and 64-bit DDR3-1066, LVDDR3-1066, and 1/2 LPDDR2-1066 channels, supporting DDR interleaving mode, for 2x32 LPDDR2-1066 - 8-bit NAND-Flash, including support for Raw MLC/SLC, 2 KB, 4 KB, and 8 KB page size, BA-NAND, PBA-NAND, LBA-NAND, OneNAND<sup>TM</sup> and others. BCH ECC up to 40 bit. - 16/32-bit NOR Flash. All EIMv2 pins are muxed on other interfaces. - 16/32-bit PSRAM, Cellular RAM Each i.MX 6Dual/6Quad processor enables the following interfaces to external devices (some of them are muxed and not available simultaneously): - Hard Disk Drives—SATA II, 3.0 Gbps - Displays—Total five interfaces available. Total raw pixel rate of all interfaces is up to 450 Mpixels/sec, 24 bpp. Up to four interfaces may be active in parallel. - One Parallel 24-bit display port, up to 225 Mpixels/sec (for example, WUXGA at 60 Hz or dual HD1080 and WXGA at 60 Hz) - LVDS serial ports—One port up to 165 Mpixels/sec or two ports up to 85 MP/sec (for example, WUXGA at 60 Hz) each - HDMI 1.4 port - MIPI/DSI, two lanes at 1 Gbps - Camera sensors: - Parallel Camera port (up to 20 bit and up to 240 MHz peak) - MIPI CSI-2 serial camera port, supporting up to 1000 Mbps/lane in 1/2/3-lane mode and up to 800 Mbps/lane in 4-lane mode. The CSI-2 Receiver core can manage one clock lane and up to four data lanes. Each i.MX 6Dual/6Quad processor has four lanes. - Expansion cards: - Four MMC/SD/SDIO card ports all supporting: - 1-bit or 4-bit transfer mode specifications for SD and SDIO cards up to UHS-I SDR-104 mode (104 MB/s max) - 1-bit, 4-bit, or 8-bit transfer mode specifications for MMC cards up to 52 MHz in both SDR and DDR modes (104 MB/s max) i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 Freescale Semiconductor Inc. 5 #### Introduction - USB: - One High Speed (HS) USB 2.0 OTG (Up to 480 Mbps), with integrated HS USB PHY - Three USB 2.0 (480 Mbps) hosts: - One HS host with integrated High Speed PHY - Two HS hosts with integrated HS-IC USB (High Speed Inter-Chip USB) PHY - Expansion PCI Express port (PCIe) v2.0 one lane - PCI Express (Gen 2.0) dual mode complex, supporting Root complex operations and Endpoint operations. Uses x1 PHY configuration. - Miscellaneous IPs and interfaces: - SSI block capable of supporting audio sample frequencies up to 192 kHz stereo inputs and outputs with I<sup>2</sup>S mode - ESAI is capable of supporting audio sample frequencies up to 260kHz in I2S mode with 7.1 multi channel outputs - Five UARTs, up to 5.0 Mbps each: - Providing RS232 interface - Supporting 9-bit RS485 multidrop mode - One of the five UARTs (UART1) supports 8-wire while others four supports 4-wire. This is due to the SoC IOMUX limitation, since all UART IPs are identical. - Five eCSPI (Enhanced CSPI) - Three I2C, supporting 400 kbps - Gigabit Ethernet Controller (IEEE1588 compliant), 10/100/1000<sup>1</sup> Mbps - Four Pulse Width Modulators (PWM) - System JTAG Controller (SJC) - GPIO with interrupt capabilities - 8x8 Key Pad Port (KPP) - Sony Philips Digital Interconnect Format (SPDIF), Rx and Tx - Two Controller Area Network (FlexCAN), 1 Mbps each - Two Watchdog timers (WDOG) - Audio MUX (AUDMUX) The i.MX 6Dual/6Quad processors integrate advanced power management unit and controllers: - Provide PMU, including LDO supplies, for on-chip resources - Use Temperature Sensor for monitoring the die temperature - Support DVFS techniques for low power modes - Use Software State Retention and Power Gating for ARM and MPE - Support various levels of system power modes - Use flexible clock gating control scheme <sup>1.</sup> The theoretical maximum performance of 1 Gbps ENET is limited to 470 Mbps (total for Tx and Rx) due to internal bus throughput limitations. The actual measured performance in optimized environment is up to 400 Mbps. For details, see the ERR004512 erratum in the i.MX 6Dual/6Quad errata document (IMX6DQCE). The i.MX 6Dual/6Quad processors use dedicated hardware accelerators to meet the targeted multimedia performance. The use of hardware accelerators is a key factor in obtaining high performance at low power consumption numbers, while having the CPU core relatively free for performing other tasks. The i.MX 6Dual/6Quad processors incorporate the following hardware accelerators: - VPU—Video Processing Unit - IPUv3H—Image Processing Unit version 3H (2 IPUs) - GPU3Dv4—3D Graphics Processing Unit (OpenGL ES 2.0) version 4 - GPU2Dv2—2D Graphics Processing Unit (BitBlt) - GPUVG—OpenVG 1.1 Graphics Processing Unit - ASRC—Asynchronous Sample Rate Converter Security functions are enabled and accelerated by the following hardware: - ARM TrustZone including the TZ architecture (separation of interrupts, memory mapping, etc.) - SJC—System JTAG Controller. Protecting JTAG from debug port attacks by regulating or blocking the access to the system debug features. - CAAM—Cryptographic Acceleration and Assurance Module, containing 16 KB secure RAM and True and Pseudo Random Number Generator (NIST certified) - SNVS—Secure Non-Volatile Storage, including Secure Real Time Clock - CSU—Central Security Unit. Enhancement for the IC Identification Module (IIM). Will be configured during boot and by eFUSEs and will determine the security level operation mode as well as the TZ policy. - A-HAB—Advanced High Assurance Boot—HABv4 with the new embedded enhancements: SHA-256, 2048-bit RSA key, version control mechanism, warm boot, CSU, and TZ initialization. ## 1.3 Updated Signal Naming Convention The signal names of the i.MX 6 series of products have been standardized to better align the signal names within the family and across the documentation. Some of the benefits of these changes are as follows: - The names are unique within the scope of an SoC and within the series of products - Searches will return all occurrences of the named signal - The names are consistent between i.MX 6 series products implementing the same modules - The module instance is incorporated into the signal name This change applies only to signal names. The original ball names have been preserved to prevent the need to change schematics, BSDL models, IBIS models, etc. Throughout this document, the updated signal names are used except where referenced as a ball name (such as the Functional Contact Assignments table, Ball Map table, and so on). A master list of the signal name changes is in the document, *IMX 6 Series Signal Name Mapping* (EB792). This list can be used to map the signal names used in older documentation to the new standardized naming conventions. **Architectural Overview** ## 2 Architectural Overview The following subsections provide an architectural overview of the i.MX 6Dual/6Quad processor system. ## 2.1 Block Diagram Figure 2 shows the functional modules in the i.MX 6Dual/6Quad processor system. Figure 2. i.MX 6Dual/6Quad Industrial Grade System Block Diagram #### NOTE The numbers in brackets indicate number of module instances. For example, PWM (4) indicates four separate PWM peripherals. ## 3 Modules List The i.MX 6Dual/6Quad processors contain a variety of digital and analog modules. Table 2 describes these modules in alphabetical order. Table 2. i.MX 6Dual/6Quad Modules List | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------|-------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 512x8 Fuse<br>Box | Electrical Fuse Array | Security | Electrical Fuse Array. Enables to setup Boot Modes, Security Levels, Security Keys, and many other system parameters. The i.MX 6Dual/6Quad processors consist of 512x8-bit fuse box accessible through OCOTP_CTRL interface. | | APBH-DMA | NAND Flash and<br>BCH ECC DMA<br>Controller | System<br>Control<br>Peripherals | DMA controller used for GPMI2 operation | | ARM | ARM Platform | ARM | The ARM Cortex-A9 platform consists of 4x (four) Cortex-A9 cores version r2p10 and associated sub-blocks, including Level 2 Cache Controller, SCU (Snoop Control Unit), GIC (General Interrupt Controller), private timers, Watchdog, and CoreSight debug modules. | | ASRC | Asynchronous<br>Sample Rate<br>Converter | Multimedia<br>Peripherals | The Asynchronous Sample Rate Converter (ASRC) converts the sampling rate of a signal associated to an input clock into a signal associated to a different output clock. The ASRC supports concurrent sample rate conversion of up to 10 channels of about -120dB THD+N. The sample rate conversion of each channel is associated to a pair of incoming and outgoing sampling rates. The ASRC supports up to three sampling rate pairs. | | AUDMUX | Digital Audio Mux | Multimedia<br>Peripherals | The AUDMUX is a programmable interconnect for voice, audio, and synchronous data routing between host serial interfaces (for example, SSI1, SSI2, and SSI3) and peripheral serial interfaces (audio and voice codecs). The AUDMUX has seven ports with identical functionality and programming models. A desired connectivity is achieved by configuring two or more AUDMUX ports. | | BCH40 | Binary-BCH ECC<br>Processor | System<br>Control<br>Peripherals | The BCH40 module provides up to 40-bit ECC encryption/decryption for NAND Flash controller (GPMI) | | CAAM | Cryptographic<br>Accelerator and<br>Assurance Module | Security | CAAM is a cryptographic accelerator and assurance module. CAAM implements several encryption and hashing functions, a run-time integrity checker, and a Pseudo Random Number Generator (PRNG). The pseudo random number generator is certified by Cryptographic Algorithm Validation Program (CAVP) of National Institute of Standards and Technology (NIST). Its DRBG validation number is 94 and its SHS validation number is 1455. CAAM also implements a Secure Memory mechanism. In i.MX 6Dual/6Quad processors, the security memory provided is 16 KB. | | CCM<br>GPC<br>SRC | Clock Control<br>Module, General<br>Power Controller,<br>System Reset<br>Controller | Clocks,<br>Resets, and<br>Power Control | These modules are responsible for clock and reset distribution in the system, and also for the system power management. | Freescale Semiconductor Inc. 9 ### **Modules List** | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------------------------------|--------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CSI | MIPI CSI-2 Interface | Multimedia<br>Peripherals | The CSI IP provides MIPI CSI-2 standard camera interface port. The CSI-2 interface supports up to 1 Gbps for up to 3 data lanes and up to 800 Mbps for 4 data lanes. | | CSU | Central Security Unit | Security | The Central Security Unit (CSU) is responsible for setting comprehensive security policy within the i.MX 6Dual/6Quad platform. The Security Control Registers (SCR) of the CSU are set during boot time by the HAB and are locked to prevent further writing. | | CTI-0<br>CTI-1<br>CTI-2<br>CTI-3<br>CTI-4 | Cross Trigger<br>Interfaces | Debug / Trace | Cross Trigger Interfaces allows cross-triggering based on inputs from masters attached to CTIs. The CTI module is internal to the Cortex-A9 Core Platform. | | СТМ | Cross Trigger Matrix | Debug / Trace | Cross Trigger Matrix IP is used to route triggering events between CTIs. The CTM module is internal to the Cortex-A9 Core Platform. | | DAP | Debug Access Port | System<br>Control<br>Peripherals | The DAP provides real-time access for the debugger without halting the core to: • System memory and peripheral registers • All debug configuration registers The DAP also provides debugger access to JTAG scan chains. The DAP module is internal to the Cortex-A9 Core Platform. | | DCIC-0<br>DCIC-1 | Display Content<br>Integrity Checker | Automotive IP | The DCIC provides integrity check on portion(s) of the display. Each i.MX 6Dual/6Quad processor has two such modules, one for each IPU. | | DSI | MIPI DSI interface | Multimedia<br>Peripherals | The MIPI DSI IP provides DSI standard display port interface. The DSI interface support 80 Mbps to 1 Gbps speed per data lane. | | eCSPI1-5 | Configurable SPI | Connectivity<br>Peripherals | Full-duplex enhanced Synchronous Serial Interface. It is configurable to support Master/Slave modes, four chip selects to support multiple peripherals. | | ENET | Ethernet Controller | Connectivity<br>Peripherals | The Ethernet Media Access Controller (MAC) is designed to support 10/100/1000 Mbps Ethernet/IEEE 802.3 networks. An external transceiver interface and transceiver function are required to complete the interface to the media. The i.MX 6Dual/6Quad processors also consist of hardware assist for IEEE 1588 standard. For details, see the ENET chapter of the i.MX 6Dual/6Quad reference manual (IMX6DQRM). Note: The theoretical maximum performance of 1 Gbps ENET is limited to 470 Mbps (total for Tx and Rx) due to internal bus throughput limitations. The actual measured performance in optimized environment is up to 400 Mbps. For details, see the ERR004512 erratum in the i.MX 6Dual/6Quad errata document (IMX6DQCE). | | EPIT-1<br>EPIT-2 | Enhanced Periodic<br>Interrupt Timer | Timer<br>Peripherals | Each EPIT is a 32-bit "set and forget" timer that starts counting after the EPIT is enabled by software. It is capable of providing precise interrupts at regular intervals with minimal processor intervention. It has a 12-bit prescaler for division of input clock frequency to get the required time setting for the interrupts to occur, and counter value can be programmed on the fly. | ## Table 2. i.MX 6Dual/6Quad Modules List (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |--------------------------------------------------------------------|----------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ESAI | Enhanced Serial<br>Audio Interface | Connectivity<br>Peripherals | The Enhanced Serial Audio Interface (ESAI) provides a full-duplex serial port for serial communication with a variety of serial devices, including industry-standard codecs, SPDIF transceivers, and other processors. The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. All serial transfers are synchronized to a clock. Additional synchronization signals are used to delineate the word frames. The normal mode of operation is used to transfer data at a periodic rate, one word per period. The network mode is also intended for periodic transfers; however, it supports up to 32 words (time slots) per period. This mode can be used to build time division multiplexed (TDM) networks. In contrast, the on-demand mode is intended for non-periodic transfers of data and to transfer data serially at high speed when the data becomes available. The ESAI has 12 pins for data and clocking connection to external devices. | | FlexCAN-1<br>FlexCAN-2 | Flexible Controller<br>Area Network | Connectivity<br>Peripherals | The CAN protocol was primarily, but not only, designed to be used as a vehicle serial data bus, meeting the specific requirements of this field: real-time processing, reliable operation in the Electromagnetic interference (EMI) environment of a vehicle, cost-effectiveness and required bandwidth. The FlexCAN module is a full implementation of the CAN protocol specification, Version 2.0 B, which supports both standard and extended message frames. | | GPIO-1<br>GPIO-2<br>GPIO-3<br>GPIO-4<br>GPIO-5<br>GPIO-6<br>GPIO-7 | General Purpose I/O<br>Modules | System<br>Control<br>Peripherals | Used for general purpose input/output to external devices. Each GPIO module supports 32 bits of I/O. | | GPMI | General Purpose<br>Media Interface | Connectivity<br>Peripherals | The GPMI module supports up to 8x NAND devices. 40-bit ECC encryption/decryption for NAND Flash controller (GPMI2). The GPMI supports separate DMA channels per NAND device. | | GPT | General Purpose<br>Timer | Timer<br>Peripherals | Each GPT is a 32-bit "free-running" or "set and forget" mode timer with programmable prescaler and compare and capture register. A timer counter value can be captured using an external event and can be configured to trigger a capture event on either the leading or trailing edges of an input pulse. When the timer is configured to operate in "set and forget" mode, it is capable of providing precise interrupts at regular intervals with minimal processor intervention. The counter has output compare logic to provide the status and interrupt at comparison. This timer can be configured to run either on an external clock or on an internal clock. | | GPU2Dv2 | Graphics Processing<br>Unit-2D, ver. 2 | Multimedia<br>Peripherals | The GPU2Dv2 provides hardware acceleration for 2D graphics algorithms, such as Bit BLT, stretch BLT, and many other 2D functions. | | GPU2Dv4 | Graphics Processing<br>Unit, ver. 4 | Multimedia<br>Peripherals | The GPU2Dv4 provides hardware acceleration for 3D graphics algorithms with sufficient processor power to run desktop quality interactive graphics applications on displays up to HD1080 resolution. The GPU3D provides OpenGL ES 2.0, including extensions, OpenGL ES 1.1, and OpenVG 1.1 | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 Freescale Semiconductor Inc. ### **Modules List** | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |----------------------------------------------------------------|-----------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPUVGv2 | Vector Graphics<br>Processing Unit,<br>ver. 2 | Multimedia<br>Peripherals | OpenVG graphics accelerator provides OpenVG 1.1 support as well as other accelerations, including Real-time hardware curve tesselation of lines, quadratic and cubic Bezier curves, 16x Line Anti-aliasing, and various Vector Drawing functions. | | HDMI Tx | HDMI Tx interface | Multimedia<br>Peripherals | The HDMI module provides HDMI standard interface port to an HDMI 1.4 compliant display. | | HSI | MIPI HSI interface | Connectivity<br>Peripherals | The MIPI HSI provides a standard MIPI interface to the applications processor. | | I <sup>2</sup> C-1<br>I <sup>2</sup> C-2<br>I <sup>2</sup> C-3 | I <sup>2</sup> C Interface | Connectivity<br>Peripherals | I <sup>2</sup> C provide serial interface for external devices. Data rates of up to 400 kbps are supported. | | IOMUXC | IOMUX Control | System<br>Control<br>Peripherals | This module enables flexible IO multiplexing. Each IO pad has default and several alternate functions. The alternate functions are software configurable. | | IPUv3H-1<br>IPUv3H-2 | Image Processing<br>Unit, ver. 3H | Multimedia<br>Peripherals | IPUv3H enables connectivity to displays and video sources, relevant processing and synchronization and control capabilities, allowing autonomous operation. The IPUv3H supports concurrent output to two display ports and concurrent input from two camera ports, through the following interfaces: Parallel Interfaces for both display and camera Single/dual channel LVDS display interface HDMI transmitter MIPI/DSI transmitter MIPI/CSI-2 receiver The processing includes: Image conversions: resizing, rotation, inversion, and color space conversion A high-quality de-interlacing filter Video/graphics combining Image enhancement: color adjustment and gamut mapping, gamma correction, and contrast enhancement | | KPP | Key Pad Port | Connectivity<br>Peripherals | <ul> <li>KPP Supports 8 x 8 external key pad matrix. KPP features are:</li> <li>Open drain design</li> <li>Glitch suppression circuit design</li> <li>Multiple keys detection</li> <li>Standby key press detection</li> </ul> | | LDB | LVDS Display Bridge | Connectivity<br>Peripherals | LVDS Display Bridge is used to connect the IPU (Image Processing Unit) to External LVDS Display Interface. LDB supports two channels; each channel has following signals: • One clock pair • Four data pairs Each signal pair contains LVDS special differential pad (PadP, PadM). | | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |----------------------------------|------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MMDC | Multi-Mode DDR<br>Controller | Connectivity<br>Peripherals | DDR Controller has the following features: • Support 16/32/64-bit DDR3-1066 (LV) or LPDDR2-1066 • Supports both dual x32 for LPDDR2 and x64 DDR3 / LPDDR2 configurations (including 2x32 interleaved mode) • Support up to 4 GByte DDR memory space | | OCOTP_CTRL | OTP Controller | Security | The On-Chip OTP controller (OCOTP_CTRL) provides an interface for reading, programming, and/or overriding identification and control information stored in on-chip fuse elements. The module supports electrically-programmable poly fuses (eFUSEs). The OCOTP_CTRL also provides a set of volatile software-accessible signals that can be used for software control of hardware elements, not requiring non-volatility. The OCOTP_CTRL provides the primary user-visible mechanism for interfacing with on-chip fuse elements. Among the uses for the fuses are unique chip identifiers, mask revision numbers, cryptographic keys, JTAG secure mode, boot characteristics, and various control signals, requiring permanent non-volatility. | | OCRAM | On-Chip Memory<br>Controller | Data Path | The On-Chip Memory controller (OCRAM) module is designed as an interface between system's AXI bus and internal (on-chip) SRAM memory module. In i.MX 6Dual/6Quad processors, the OCRAM is used for controlling the 256 KB multimedia RAM through a 64-bit AXI bus. | | OSC 32 kHz | OSC 32 kHz | Clocking | Generates 32.768 kHz clock from an external crystal. | | PCle | PCI Express 2.0 | Connectivity<br>Peripherals | The PCIe IP provides PCI Express Gen 2.0 functionality. | | PMU | Power-Management Functions | Data Path | Integrated power management unit. Used to provide power to various SoC domains. | | PWM-1<br>PWM-2<br>PWM-3<br>PWM-4 | Pulse Width<br>Modulation | Connectivity<br>Peripherals | The pulse-width modulator (PWM) has a 16-bit counter and is optimized to generate sound from stored sample audio images and it can also generate tones. It uses 16-bit resolution and a 4x16 data FIFO to generate sound. | | RAM<br>16 KB | Secure/non-secure<br>RAM | Secured<br>Internal<br>Memory | Secure/non-secure Internal RAM, interfaced through the CAAM. | | RAM<br>256 KB | Internal RAM | Internal<br>Memory | Internal RAM, which is accessed through OCRAM memory controllers. | | ROM<br>96KB | Boot ROM | Internal<br>Memory | Supports secure and regular Boot Modes. Includes read protection on 4K region for content protection | | ROMCP | ROM Controller with Patch | Data Path | ROM Controller with ROM Patch support | | SATA | Serial ATA | Connectivity<br>Peripherals | The SATA controller and PHY is a complete mixed-signal IP solution designed to implement SATA II, 3.0 Gbps HDD connectivity. | ### **Modules List** | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------------|---------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDMA | Smart Direct Memory<br>Access | System<br>Control<br>Peripherals | The SDMA is multi-channel flexible DMA engine. It helps in maximizing system performance by off-loading the various cores in dynamic data routing. It has the following features: • Powered by a 16-bit Instruction-Set micro-RISC engine • Multi-channel DMA supporting up to 32 time-division multiplexed DMA channels • 48 events with total flexibility to trigger any combination of channels • Memory accesses including linear, FIFO, and 2D addressing • Shared peripherals between ARM and SDMA • Very fast context-switching with 2-level priority based preemptive multi-tasking • DMA units with auto-flush and prefetch capability • Flexible address management for DMA transfers (increment, decrement, and no address changes on source and destination address) • DMA ports can handle unit-directional and bi-directional flows (copy mode) • Up to 8-word buffer for configurable burst transfers • Support of byte-swapping and CRC calculations • Library of Scripts and API is available | | SJC | System JTAG<br>Controller | System<br>Control<br>Peripherals | The SJC provides JTAG interface, which complies with JTAG TAP standards, to internal logic. The i.MX 6Dual/6Quad processors use JTAG port for production, testing, and system debugging. In addition, the SJC provides BSR (Boundary Scan Register) standard support, which complies with IEEE1149.1 and IEEE1149.6 standards. The JTAG port must be accessible during platform initial laboratory bring-up, for manufacturing tests and troubleshooting, as well as for software debugging by authorized entities. The i.MX 6Dual/6Quad SJC incorporates three security modes for protecting against unauthorized accesses. Modes are selected through eFUSE configuration. | | SNVS | Secure Non-Volatile<br>Storage | Security | Secure Non-Volatile Storage, including Secure Real Time Clock, Security State Machine, Master Key Control, and Violation/Tamper Detection and reporting. | | SPDIF | Sony Philips Digital<br>Interconnect Format | Multimedia<br>Peripherals | A standard audio file transfer format, developed jointly by the Sony and Phillips corporations. It supports Transmitter and Receiver functionality. | | SSI-1<br>SSI-2<br>SSI-3 | I2S/SSI/AC97<br>Interface | Connectivity<br>Peripherals | The SSI is a full-duplex synchronous interface, which is used on the processor to provide connectivity with off-chip audio peripherals. The SSI supports a wide variety of protocols (SSI normal, SSI network, I2S, and AC-97), bit depths (up to 24 bits per word), and clock / frame sync options. The SSI has two pairs of 8x24 FIFOs and hardware support for an external DMA controller to minimize its impact on system performance. The second pair of FIFOs provides hardware interleaving of a second audio stream that reduces CPU overhead in use cases where two time slots are being used simultaneously. | | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |------------------------------------------------|----------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TEMPMON | Temperature Monitor | System<br>Control<br>Peripherals | The temperature monitor/sensor IP module for detecting high temperature conditions. The temperature read out does not reflect case or ambient temperature. It reflects the temperature in proximity of the sensor location on the die. Temperature distribution may not be uniformly distributed; therefore, the read out value may not be the reflection of the temperature value for the entire die. | | TZASC | Trust-Zone Address<br>Space Controller | Security | The TZASC (TZC-380 by ARM) provides security address region control functions required for intended application. It is used on the path to the DRAM controller. | | UART-1<br>UART-2<br>UART-3<br>UART-4<br>UART-5 | UART Interface | Connectivity<br>Peripherals | <ul> <li>Each of the UARTv2 modules support the following serial data transmit/receive protocols and configurations:</li> <li>7- or 8-bit data words, 1 or 2 stop bits, programmable parity (even, odd or none)</li> <li>Programmable baud rates up to 5 MHz</li> <li>32-byte FIFO on Tx and 32 half-word FIFO on Rx supporting auto-baud</li> <li>IrDA 1.0 support (up to SIR speed of 115200 bps)</li> <li>Option to operate as 8-pins full UART, DCE, or DTE</li> </ul> | | USBOH3A | USB 2.0 High Speed<br>OTG and 3x HS<br>Hosts | Connectivity<br>Peripherals | USBOH3 contains: One high-speed OTG module with integrated HS USB PHY One high-speed Host module with integrated HS USB PHY Two identical high-speed Host modules connected to HSIC USB ports. | ### **Modules List** | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------------------|----------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | uSDHC-1<br>uSDHC-2<br>uSDHC-4 | SD/MMC and SDXC Enhanced Multi-Media Card / Secure Digital Host Controller | Connectivity Peripherals | i.MX 6Dual/6Quad specific SoC characteristics: All four MMC/SD/SDIO controller IPs are identical and are based on the uSDHC IP. They are: • Conforms to the SD Host Controller Standard Specification version 3.0 • Fully compliant with MMC command/response sets and Physical Layer as defined in the Multimedia Card System Specification, v4.2/4.3/4.4/4.41 including high-capacity (size > 2 GB) cards HC MMC. Hardware reset as specified for eMMC cards is supported at ports #3 and #4 only. • Fully compliant with SD command/response sets and Physical Layer as defined in the SD Memory Card Specifications, v3.0 including high-capacity SDHC cards up to 32 GB and SDXC cards up to 2TB. • Fully compliant with SDIO command/response sets and interrupt/read-wait mode as defined in the SDIO Card Specification, Part E1, v1.10 • Fully compliant with SD Card Specification, Part A2, SD Host Controller Standard Specification, v2.00 All four ports support: • 1-bit or 4-bit transfer mode specifications for SD and SDIO cards up to UHS-I SDR104 mode (104 MB/s max) • 1-bit, 4-bit, or 8-bit transfer mode specifications for MMC cards up to 52 MHz in both SDR and DDR modes (104 MB/s max) However, the SoC-level integration and I/O muxing logic restrict the functionality to the following: • Instances #1 and #2 are primarily intended to serve as external slots or interfaces to on-board SDIO devices. These ports are equipped with "Card Detection" and "Write Protection" pads and do not support hardware reset. • Instances #3 and #4 are primarily intended to serve interfaces to embedded MMC memory or interfaces to on-board SDIO devices. These ports do not have "Card detection" and "Write Protection" pads and do support hardware reset. • All ports can work with 1.8 V and 3.3 V cards. There are two completely independent I/O power domains for Ports #1 and #2 in four bit configuration (SD interface). Port #3 is placed in his own independent power domain and port #4 shares power domain with some other interfaces. | | VDOA | VDOA | Multimedia<br>Peripherals | The Video Data Order Adapter (VDOA) is used to re-order video data from the "tiled" order used by the VPU to the conventional raster-scan order needed by the IPU. | | VPU | Video Processing<br>Unit | Multimedia<br>Peripherals | A high-performing video processing unit (VPU), which covers many SD-level and HD-level video decoders and SD-level encoders as a multi-standard video codec engine as well as several important video processing, such as rotation and mirroring. See the i.MX 6Dual/6Quad reference manual (IMX6DQRM) for complete list of VPU's decoding/encoding capabilities. | | WDOG-1 | Watchdog | Timer<br>Peripherals | The Watchdog Timer supports two comparison points during each counting period. Each of the comparison points is configurable to evoke an interrupt to the ARM core, and a second point evokes an external event on the WDOG line. | Table 2. i.MX 6Dual/6Quad Modules List (continued) | Block<br>Mnemonic | Block Name | Subsystem | Brief Description | |-------------------|------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WDOG-2<br>(TZ) | Watchdog<br>(TrustZone) | Timer<br>Peripherals | The TrustZone Watchdog (TZ WDOG) timer module protects against TrustZone starvation by providing a method of escaping normal mode and forcing a switch to the TZ mode. TZ starvation is a situation where the normal OS prevents switching to the TZ mode. Such a situation is undesirable as it can compromise the system's security. Once the TZ WDOG module is activated, it must be serviced by TZ software on a periodic basis. If servicing does not take place, the timer times out. Upon a time-out, the TZ WDOG asserts a TZ mapped interrupt that forces switching to the TZ mode. If it is still not served, the TZ WDOG asserts a security violation signal to the CSU. The TZ WDOG module cannot be programmed or deactivated by a normal mode Software. | | EIM | NOR-Flash /PSRAM interface | Connectivity<br>Peripherals | The EIM NOR-FLASH / PSRAM provides: Support 16-bit (in muxed IO mode only) PSRAM memories (sync and async operating modes), at slow frequency Support 16-bit (in muxed IO mode only) NOR-Flash memories, at slow frequency Multiple chip selects | | XTALOSC | Crystal Oscillator interface | _ | The XTALOSC module enables connectivity to external crystal oscillator device. In a typical application use-case, it is used for 24 MHz oscillator. | ## 3.1 Special Signal Considerations The package contact assignments can be found in Section 6, "Package Information and Contact Assignments." Signal descriptions are defined in the i.MX 6Dual/6Quad reference manual (IMX6DQRM). Special signal consideration information is contained in the Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors (IMX6DQ6SDLHDG). ## 3.2 Recommended Connections for Unused Analog Interfaces The recommended connections for unused analog interfaces can be found in the section, "Unused analog interfaces," of the Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors (IMX6DQ6SDLHDG). ## 4 Electrical Characteristics This section provides the device and module-level electrical characteristics for the i.MX 6Dual/6Quad processors. ## 4.1 Chip-Level Conditions This section provides the device-level electrical characteristics for the SoC. See Table 3 for a quick reference to the individual tables and sections. Table 3. i.MX 6Dual/6Quad Chip-Level Conditions | For these characteristics, | Topic appears | |------------------------------------|---------------| | Absolute Maximum Ratings | on page 18 | | FCPBGA Package Thermal Resistance | on page 19 | | Operating Ranges | on page 20 | | External Clock Sources | on page 22 | | Maximum Supply Currents | on page 24 | | Low Power Mode Supply Currents | on page 25 | | USB PHY Current Consumption | on page 27 | | SATA Typical Power Consumption | on page 27 | | PCIe 2.0 Maximum Power Consumption | on page 29 | | HDMI Maximum Power Consumption | on page 30 | ## 4.1.1 Absolute Maximum Ratings #### CAUTION Stresses beyond those listed under Table 4 may affect reliability or cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the Operating Ranges or Parameters tables is not implied. **Table 4. Absolute Maximum Ratings** | Parameter Description | Symbol | Min | Max | Unit | |--------------------------|-----------------------------------------------------------|------|-------|------| | Core supply voltages | VDD_ARM_IN<br>VDD_ARM23_IN<br>VDD_SOC_IN | -0.3 | 1.5 | V | | Internal supply voltages | VDD_ARM_CAP<br>VDD_ARM23_CAP<br>VDD_SOC_CAP<br>VDD_PU_CAP | -0.3 | 1.3 | V | | GPIO supply voltage | Supplies denoted as I/O supply | -0.5 | 3.6 | V | | DDR I/O supply voltage | Supplies denoted as I/O supply | -0.4 | 1.975 | V | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 **Table 4. Absolute Maximum Ratings (continued)** | Parameter Description | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------|-----------------------------------|------|------------------------|------| | LVDS I/O supply voltage | Supplies denoted as I/O supply | -0.3 | 2.8 | V | | VDD_HIGH_IN supply voltage | VDD_HIGH_IN | -0.3 | 3.6 | V | | USB VBUS | USB_H1_VBUS/USB_OTG_VBUS | | 5.25 | V | | Input voltage on USB_OTG_DP, USB_OTG_DN, USB_H1_DP, USB_H1_DN pins | USB_DP/USB_DN | -0.3 | 3.63 | V | | Input/output voltage range | V <sub>in</sub> /V <sub>out</sub> | -0.5 | OVDD <sup>1</sup> +0.3 | V | | ESD damage immunity: • Human Body Model (HBM) • Charge Device Model (CDM) | V <sub>esd</sub> | _ | 2000<br>500 | V | | Storage temperature range | T <sub>STORAGE</sub> | -40 | 150 | °C | <sup>&</sup>lt;sup>1</sup> OVDD is the I/O supply voltage. ### 4.1.2 Thermal Resistance ### 4.1.2.1 FCPBGA Package Thermal Resistance Table 5 provides the FCPBGA package thermal resistance data. **Table 5. FCPBGA Package Thermal Resistance Data** | Thermal Parameter | Test Conditions | Symbol | Va | Unit | | |---------------------------------------|-----------------------------------------------------------|--------------------|--------|------|-------| | mermai Farameter | rest conditions | Symbol | No Lid | Lid | Offic | | Junction to Ambient <sup>1</sup> | Single-layer board (1s); natural convection <sup>2</sup> | $R_{ hetaJA}$ | 31 | 24 | °C/W | | | Four-layer board (2s2p); natural convection <sup>2</sup> | $R_{ heta JA}$ | 22 | 15 | °C/W | | Junction to Ambient <sup>1</sup> | Single-layer board (1s); air flow 200 ft/min <sup>3</sup> | $R_{\theta JMA}$ | 24 | 17 | °C/W | | | Four-layer board (2s2p); air flow 200 ft/min <sup>3</sup> | $R_{\theta JMA}$ | 18 | 12 | °C/W | | Junction to Board <sup>1,4</sup> | _ | $R_{\theta JB}$ | 12 | 5 | °C/W | | Junction to Case (top) <sup>1,5</sup> | _ | $R_{\theta JCtop}$ | <0.1 | 1 | °C/W | Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 Per JEDEC JESD51-3 with the single layer board horizontal. Thermal test board meets JEDEC specification for the specified package. <sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-6 with the board horizontal. <sup>&</sup>lt;sup>4</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. ## 4.1.3 Operating Ranges Table 6 provides the operating ranges of the i.MX 6Dual/6Quad processors. **Table 6. Operating Ranges** | Parameter<br>Description | Symbol | Min | Тур | Max <sup>1</sup> | Unit | Comment <sup>2</sup> | |------------------------------------------------|-----------------------------------------|----------------------|------|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Run mode:<br>LDO enabled | VDD_ARM_IN<br>VDD_ARM23_IN <sup>3</sup> | 1.275 <sup>4</sup> | _ | 1.5 | V | LDO Output Set Point (VDD_ARM_CAP <sup>5</sup> ) of 1.150 V minimum for operation up to 792 MHz. | | | | 1.05 <sup>4</sup> | _ | 1.5 | V | LDO Output Set Point (VDD_ARM_CAP <sup>5</sup> ) of 0.925 V minimum for operation up to 396 MHz. | | | VDD_SOC_IN <sup>6</sup> | 1.350 <sup>4</sup> | _ | 1.5 | V | 264 MHz < VPU ≤ 352 MHz; VDDSOC and VDDPU LDO outputs (VDD_SOC_CAP and VDD_PU_CAP) require 1.225 V minimum. | | | | 1.275 <sup>4,7</sup> | _ | 1.5 | V | VPU ≤ 264 MHz; VDDSOC and VDDPU LDO outputs (VDD_SOC_CAP and VDD_PU_CAP) require 1.15 V minimum. | | Run mode: | VDD_ARM_IN | 1.150 | _ | 1.3 | V | LDO bypassed for operation up to 792 MHz. | | LDO bypassed <sup>8</sup> | VDD_ARM23_IN <sup>3</sup> | 0.925 | _ | 1.3 | V | LDO bypassed for operation up to 396 MHz. | | | VDD_SOC_IN <sup>6</sup> | 1.225 | _ | 1.3 | V | 264 MHz < VPU ≤ 352 MHz | | | | 1.15 | _ | 1.3 | V | VPU ≤ 264 MHz | | Standby/DSM mode | VDD_ARM_IN<br>VDD_ARM23_IN <sup>3</sup> | 0.9 | _ | 1.3 | V | See Table 9, "Stop Mode Current and Power Consumption," on page 25. | | | VDD_SOC_IN | 0.9 | _ | 1.3 | V | | | VDD_HIGH internal regulator | VDD_HIGH_IN <sup>9</sup> | 2.7 | _ | 3.3 | V | Must match the range of voltages that the rechargeable backup battery supports. | | Backup battery supply range | VDD_SNVS_IN <sup>9</sup> | 2.8 | _ | 3.3 | V | Should be supplied from the same supply as VDD_HIGH_IN, if the system does not require keeping real time and other data on OFF state. | | USB supply voltages | USB_OTG_VBUS | 4.4 | _ | 5.25 | V | _ | | | USB_H1_VBUS | 4.4 | _ | 5.25 | V | _ | | DDR I/O supply | NVCC_DRAM | 1.14 | 1.2 | 1.3 | V | LPDDR2 | | | | 1.425 | 1.5 | 1.575 | V | DDR3 | | | | 1.283 | 1.35 | 1.45 | V | DDR3_L | | Supply for RGMII I/O power group <sup>10</sup> | NVCC_RGMII | 1.15 | _ | 2.625 | V | 1.15 V – 1.30 V in HSIC 1.2 V mode 1.43 V – 1.58 V in RGMII 1.5 V mode 1.70 V – 1.90 V in RGMII 1.8 V mode 2.25 V – 2.625 V in RGMII 2.5 V mode | #### **Table 6. Operating Ranges (continued)** | Parameter<br>Description | Symbol | Min | Тур | Max <sup>1</sup> | Unit | Comment <sup>2</sup> | |-----------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIO supplies <sup>10</sup> | NVCC_CSI, NVCC_EIM0, NVCC_EIM1, NVCC_EIM2, NVCC_ENET, NVCC_GPIO, NVCC_LCD, NVCC_NANDF, NVCC_SD1, NVCC_SD2, NVCC_SD3, NVCC_JTAG | 1.65 | 1.8,<br>2.8,<br>3.3 | 3.6 | V | Isolation between the NVCC_EIMx and NVCC_SDx different supplies allow them to operate at different voltages within the specified range. Example: NVCC_EIM1 can operate at 1.8 V while NVCC_EIM2 operates at 3.3 V. | | | NVCC_LVDS_2P5 <sup>11</sup><br>NVCC_MIPI | 2.25 | 2.5 | 2.75 | V | _ | | HDMI supply voltages | HDMI_VP | 0.99 | 1.1 | 1.3 | V | _ | | | HDMI_VPH | 2.25 | 2.5 | 2.75 | V | _ | | PCIe supply voltages | PCIE_VP | 1.023 | 1.1 | 1.3 | V | _ | | | PCIE_VPH | 2.325 | 2.5 | 2.75 | V | _ | | | PCIE_VPTX | 1.023 | 1.1 | 1.3 | V | _ | | SATA Supply voltages | SATA_VP | 0.99 | 1.1 | 1.3 | V | _ | | | SATA_VPH | 2.25 | 2.5 | 2.75 | V | _ | | Junction temperature | ТЈ | -40 | 90 | 105 | °C | See i.MX 6Dual/6Quad Product Lifetime Usage Estimates Application Note, AN4724, for information on product lifetime (power-on years) for this processor. | Applying the maximum voltage results in maximum power consumption and heat generation. Freescale recommends a voltage set point = (Vmin + the supply tolerance). This results in an optimized power/speed ratio. - In LDO enabled mode, the internal LDO output set points must be configured such that the: VDD\_ARM LDO output set point does not exceed the VDD\_SOC LDO output set point by more than 100 mV. VDD\_SOC LDO output set point is equal to the VDD\_PU LDO output set point. - The VDD\_ARM LDO output set point can be lower than the VDD\_SOC LDO output set point, however, the minimum output set points shown in this table must be maintained. - In LDO bypassed mode, the external power supply must ensure that VDD\_ARM\_IN does not exceed VDD\_SOC\_IN by more than 100 mV. The VDD\_ARM\_IN supply voltage can be lower than the VDD\_SOC\_IN supply voltage. The minimum voltages shown in this table must be maintained. - <sup>9</sup> To set VDD\_SNVS\_IN voltage with respect to Charging Currents and RTC, see the *Hardware Development Guide for i.MX 6Dual*, 6Solo, 6DualLite Families of Applications Processors (IMX6DQ6SDLHDG). Freescale Semiconductor Inc. <sup>&</sup>lt;sup>2</sup> See the *Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors* (IMX6DQ6SDLHDG) for bypass capacitors requirements for each of the \*\_CAP supply outputs. For Quad core system, connect to VDD\_ARM\_IN. For Dual core system, may be shorted to GND together with VDD\_ARM23\_CAP to reduce leakage. <sup>&</sup>lt;sup>4</sup> VDD\_ARM\_IN and VDD\_SOC\_IN must be at least 125 mV higher than the LDO Output Set Point for correct voltage regulation. <sup>&</sup>lt;sup>5</sup> VDD\_ARM\_CAP must not exceed VDD\_CACHE\_CAP by more than +50 mV. VDD\_CACHE\_CAP must not exceed VDD\_ARM\_CAP by more than 200 mV. VDDSOC and VDDPU output voltages must be set according to this rule: VDDARM-VDDSOC/PU<50mV.</p> ### 4.1.4 External Clock Sources Each i.MX 6Dual/6Quad processor has two external input system clocks: a low frequency (RTC\_XTALI) and a high frequency (XTALI). The RTC\_XTALI is used for low-frequency functions. It supplies the clock for wake-up circuit, power-down real time clock operation, and slow system and watchdog counters. The clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier. Additionally, there is an internal ring oscillator, that can be used instead of RTC\_XTALI when accuracy is not important. The system clock input XTALI is used to generate the main system clock. It supplies the PLLs and other peripherals. The system clock input can be connected to either an external oscillator or a crystal using the internal oscillator amplifier. #### **NOTE** The internal RTC oscillator does not provide an accurate frequency and is affected by process, voltage and temperature variations. Freescale strongly recommends using an external crystal as the RTC\_XTALI reference. If the internal oscillator is used instead, careful consideration should be given to the timing implications on all of the SoC modules dependent on this clock. Table 7 shows the interface frequency requirements. **Table 7. External Input Clock Frequency** | Parameter Description | Symbol | Min | Тур | Max | Unit | |-------------------------------------|-------------------|-----|---------------------------|-----|------| | RTC_XTALI Oscillator <sup>1,2</sup> | f <sub>ckil</sub> | _ | 32.768 <sup>3</sup> /32.0 | _ | kHz | | XTALI Oscillator <sup>4,2</sup> | f <sub>xtal</sub> | _ | 24 | _ | MHz | External oscillator or a crystal with internal oscillator amplifier. The typical values shown in Table 7 are required for use with Freescale BSPs to ensure precise time keeping and USB operation. For RTC\_XTALI operation, two clock sources are available: - On-chip 40 kHz ring oscillator: This clock source has the following characteristics: - Approximately 25 μA more Idd than crystal oscillator - Approximately ±50% tolerance - No external component required - Starts up quicker than 32 kHz crystal oscillator - External crystal oscillator with on-chip support circuit <sup>&</sup>lt;sup>10</sup> All digital I/O supplies (NVCC\_xxxx) must be powered under normal conditions whether the associated I/O pins are in use or not, and associated I/O pins need to have a pull-up or pull-down resistor applied to limit any floating gate current. <sup>11</sup> This supply also powers the pre-drivers of the DDR I/O pins; therefore, it must always be provided, even when LVDS is not used. <sup>&</sup>lt;sup>2</sup> The required frequency stability of this clock source is application dependent. For recommendations, see the Hardware Development Guide for i.MX 6Dual, 6Quad, 6Solo, 6DualLite Families of Applications Processors (IMX6DQ6SDLHDG). <sup>&</sup>lt;sup>3</sup> Recommended nominal frequency 32.768 kHz. <sup>&</sup>lt;sup>4</sup> External oscillator or a fundamental frequency crystal with internal oscillator amplifier. - At power up, an internal ring oscillator is used. After crystal oscillator is stable, the clock circuit switches over to the crystal oscillator automatically. - Higher accuracy than ring oscillator. - If no external crystal is present, then the ring oscillator is used. The decision to choose a clock source should be based on real-time clock use and precision timeout. ## 4.1.5 Maximum Supply Currents Power consumption is highly dependent on the application. Estimating the maximum supply currents required for power supply design is difficult because the use case that requires maximum supply current is not a realistic use case. To help illustrate the effect of the application on power consumption, data was collected while running industry standard benchmarks that are designed to be compute and graphic intensive. The results provided are intended to be used as guidelines for power supply design. Description of test conditions: - The Power Virus data shown in Table 8 represent a use case designed specifically to show the maximum current consumption possible for the ARM core complex. All cores are running at the defined maximum frequency and are limited to L1 cache accesses only to ensure no pipeline stalls. Although a valid condition, it would have a very limited, if any, practical use case, and be limited to an extremely low duty cycle unless the intention was to specifically cause the worst case power consumption. - EEMBC CoreMark: Benchmark designed specifically for the purpose of measuring the performance of a CPU core. More information available at <a href="www.eembc.org/coremark">www.eembc.org/coremark</a>. Note that this benchmark is designed as a core performance benchmark, not a power benchmark. This use case is provided as an example of power consumption that would be typical in a computationally-intensive application rather than the Power Virus. - 3DMark Mobile 2011: Suite of benchmarks designed for the purpose of measuring graphics and overall system performance. More information available at <a href="www.rightware.com/benchmarks">www.rightware.com/benchmarks</a>. Note that this benchmark is designed as a graphics performance benchmark, not a power benchmark. This use case is provided as an example of power consumption that would be typical in a very graphics-intensive application. - Devices used for the tests were from the high current end of the expected process variation. The Freescale power management IC, MMPF0100xxxx, which is targeted for the i.MX 6 series processor family, supports the power consumption shown in Table 8, however a robust thermal design is required for the increased system power dissipation. See the *i.MX 6Dual/6Quad Power Consumption Measurement Application Note* (AN4509) for more details on typical power consumption under various use case definitions. ## **Table 8. Maximum Supply Currents** | Dower Cumply | Conditions | Maximum Co | Maximum Current | | | |------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------|------|--| | Power Supply | Conditions | Power Virus | CoreMark | Unit | | | i.MX 6Quad:<br>VDD_ARM_IN + VDD_ARM23_IN | <ul> <li>ARM frequency = 792 MHz</li> <li>ARM LDOs set to 1.3V</li> <li>T<sub>j</sub> = 105°C</li> </ul> | 3270 | 2090 | mA | | | i.MX 6Dual: VDD_ARM_IN | <ul> <li>ARM frequency = 792 MHz</li> <li>ARM LDOs set to 1.3V</li> <li>T<sub>j</sub> = 105°C</li> </ul> | 1960 | 1250 | mA | | | i.MX 6Dual or i.MX 6Quad:<br>VDD_SOC_IN | <ul> <li>GPU frequency = 600 MHz</li> <li>SOC LDO set to 1.3 V</li> <li>T<sub>j</sub> = 105°C</li> </ul> | 2370 | | mA | | | VDD_HIGH_IN | _ | 125 <sup>1</sup> | | mA | | | VDD_SNVS_IN | _ | 275 <sup>2</sup> | | μΑ | | | USB_OTG_VBUS/<br>USB_H1_VBUS (LDO 3P0) | _ | 25 <sup>3</sup> | | mA | | | | Primary Interface (IO) Sup | plies | | | | | NVCC_DRAM | _ | (see note | <sup>4</sup> ) | | | | NVCC_ENET | N=10 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_LCD | N=29 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_GPIO | N=24 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_CSI | N=20 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_EIM0 | N=19 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_EIM1 | N=14 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_EIM2 | N=20 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_JTAG | N=6 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_RGMII | N=6 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_SD1 | N=6 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_SD2 | N=6 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_SD3 | N=11 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_NANDF | N=26 | Use maximum IO | equation <sup>5</sup> | | | | NVCC_MIPI | _ | 25.5 | | mA | | | NVCC_LVDS2P5 | _ | NVCC_LVDS2P5 is of VDD_HIGH_CAP at the level. VDD_HIGH_CAP of handing the current NVCC_LVDS2P5. | the board<br>AP is capable | | | | Power Supply | Conditions | Maximum C | Unit | | | |--------------|------------|-------------|----------|-------|--| | | Conditions | Power Virus | CoreMark | Oilit | | | MISC | | | | | | | DRAM_VREF | _ | 1 | | mA | | The actual maximum current drawn from VDD\_HIGH\_IN will be as shown plus any additional current drawn from the VDD\_HIGH\_CAP outputs, depending upon actual application configuration (for example, NVCC\_LVDS\_2P5, NVCC\_MIPI, or HDMI, PCIe, and SATA VPH supplies). General equation for estimated, maximum power consumption of an IO power supply: Imax = N x C x V x (0.5 x F) Where N-Number of IO pins supplied by the power line C-Equivalent external capacitive load V—IO voltage (0.5 xF)—Data change rate. Up to 0.5 of the clock rate (F) In this equation, Imax is in Amps, C in Farads, V in Volts, and F in Hertz. ## 4.1.6 Low Power Mode Supply Currents Table 9 shows the current core consumption (not including I/O) of the i.MX 6Dual/6Quad processors in selected low power modes. **Table 9. Stop Mode Current and Power Consumption** | Mode | Test Conditions | Supply | Typical <sup>1</sup> | Unit | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|------| | WAIT | ARM, SoC, and PU LDOs are set to 1.225 V | VDD_ARM_IN (1.4 V) | 6 | mA | | | <ul> <li>HIGH LDO set to 2.5 V</li> <li>Clocks are gated</li> <li>DDR is in self refresh</li> <li>PLLs are active in bypass (24 MHz)</li> <li>Supply voltages remain ON</li> </ul> | VDD_SOC_IN (1.4 V) | 23 | mA | | | | VDD_HIGH_IN (3.0 V) | 3.7 | mA | | | | Total | 52 | mW | | STOP_ON | ARM LDO set to 0.9 V | VDD_ARM_IN (1.4 V) | 7.5 | mA | | | <ul> <li>SoC and PU LDOs set to 1.225 V</li> <li>HIGH LDO set to 2.5 V</li> <li>PLLs disabled</li> <li>DDR is in self refresh</li> </ul> | VDD_SOC_IN (1.4 V) | 22 | mA | | | | VDD_HIGH_IN (3.0 V) | 3.7 | mA | | | | Total | 52 | mW | Under normal operating conditions, the maximum current on VDD\_SNVS\_IN is shown Table 8. The maximum VDD\_SNVS\_IN current may be higher depending on specific operating configurations, such as BOOT\_MODE[1:0] not equal to 00, or use of the Tamper feature. During initial power on, VDD\_SNVS\_IN can draw up to 1 mA if the supply is capable of sourcing that current. If less than 1 mA is available, the VDD\_SNVS\_CAP charge time will increase. <sup>&</sup>lt;sup>3</sup> This is the maximum current per active USB physical interface. <sup>&</sup>lt;sup>4</sup> The DRAM power consumption is dependent on several factors such as external signal termination. DRAM power calculators are typically available from memory vendors which take into account factors such as signal termination. See the *i.MX 6Dual/6Quad Power Consumption Measurement Application Note* (AN4509) for examples of DRAM power consumption during specific use case scenarios. **Table 9. Stop Mode Current and Power Consumption (continued)** | Mode | Test Conditions | Supply | Typical <sup>1</sup> | Unit | |-----------------|----------------------------------------------------------------------------------------------|---------------------|----------------------|------| | STOP_OFF | ARM LDO set to 0.9 V | VDD_ARM_IN (1.4 V) | 7.5 | mA | | | SoC LDO set to 1.225 V PU LDO is power gated | VDD_SOC_IN (1.4 V) | 13.5 | mA | | | <ul><li>HIGH LDO set to 2.5 V</li><li>PLLs disabled</li><li>DDR is in self refresh</li></ul> | VDD_HIGH_IN (3.0 V) | 3.7 | mA | | | | Total | 41 | mW | | STANDBY | <ul><li>ARM and PU LDOs are power gated</li><li>SoC LDO is in bypass</li></ul> | VDD_ARM_IN (0.9 V) | 0.1 | mA | | | Soc LDO is in bypass HIGH LDO is set to 2.5 V | VDD_SOC_IN (0.9 V) | 13 | mA | | | PLLs are disabled Low voltage | VDD_HIGH_IN (3.0 V) | 3.7 | mA | | | Well Bias ON Crystal oscillator is enabled | Total | 22 | mW | | Deep Sleep Mode | ARM and PU LDOs are power gated | VDD_ARM_IN (0.9 V) | 0.1 | mA | | (DSM) | SoC LDO is in bypass HIGH LDO is set to 2.5 V PLLs are disabled Low voltage | VDD_SOC_IN (0.9 V) | 2 | mA | | | | VDD_HIGH_IN (3.0 V) | 0.5 | mA | | Well Bias ON | _ | Total | 3.4 | mW | | SNVS Only | VDD_SNVS_IN powered | VDD_SNVS_IN (2.8V) | 41 | μΑ | | | All other supplies off SRTC running | Total | 115 | μW | <sup>&</sup>lt;sup>1</sup> The typical values shown here are for information only and are not guaranteed. These values are average values measured on a worst-case wafer at 25°C. ## 4.1.7 USB PHY Current Consumption ### 4.1.7.1 Power Down Mode In power down mode, everything is powered down, including the VBUS valid detectors, typ condition. Table 10 shows the USB interface current consumption in power down mode. **Table 10. USB PHY Current Consumption in Power Down Mode** | | VDD_USB_CAP (3.0 V) | VDD_HIGH_CAP (2.5 V) | NVCC_PLL_OUT (1.1 V) | |---------|---------------------|----------------------|----------------------| | Current | 5.1 μΑ | 1.7 μΑ | <0.5 μΑ | #### **NOTE** The currents on the VDD\_HIGH\_CAP and VDD\_USB\_CAP were identified to be the voltage divider circuits in the USB-specific level shifters. ## 4.1.8 SATA Typical Power Consumption Table 11 provides SATA PHY currents for certain Tx operating modes. #### NOTE Tx power consumption values are provided for a single transceiver. If $T = \text{single transceiver power and } C = \text{Clock module power, the total power required for } N \text{ lanes} = N \times T + C.$ **Table 11. SATA PHY Current Drain** | Mode | Test Conditions | Supply | Typical Current | Unit | |-----------------------------------|--------------------|----------|-----------------|------| | P0: Full-power state <sup>1</sup> | Single Transceiver | SATA_VP | 11 | mA | | | | SATA_VPH | 13 | | | | Clock Module | SATA_VP | 6.9 | | | | | SATA_VPH | 6.2 | | | P0: Mobile <sup>2</sup> | Single Transceiver | SATA_VP | 11 | mA | | | | SATA_VPH | 11 | | | | Clock Module | SATA_VP | 6.9 | | | | | SATA_VPH | 6.2 | | | P0s: Transmitter idle | Single Transceiver | SATA_VP | 9.4 | mA | | | | SATA_VPH | 2.9 | | | | Clock Module | SATA_VP | 6.9 | | | | | SATA_VPH | 6.2 | | **Table 11. SATA PHY Current Drain (continued)** | Mode | Test Conditions | Supply | Typical Current | Unit | |----------------------------------|--------------------|----------|-----------------|------| | P1: Transmitter idle, Rx powered | Single Transceiver | SATA_VP | 0.67 | mA | | down, LOS disabled | | SATA_VPH | 0.23 | | | | Clock Module | SATA_VP | 6.9 | | | | | SATA_VPH | 6.2 | | | P2: Powered-down state, only | Single Transceiver | SATA_VP | 0.53 | mA | | LOS and POR enabled | | SATA_VPH | 0.11 | | | | Clock Module | SATA_VP | 0.036 | | | | | SATA_VPH | 0.12 | | | PDDQ mode <sup>3</sup> | Single Transceiver | SATA_VP | 0.13 | mA | | | | SATA_VPH | 0.012 | | | | Clock Module | SATA_VP | 0.008 | 1 | | | | SATA_VPH | 0.004 | | <sup>1</sup> Programmed for 1.0 V peak-to-peak Tx level. <sup>&</sup>lt;sup>2</sup> Programmed for 0.9 V peak-to-peak Tx level with no boost or attenuation. <sup>&</sup>lt;sup>3</sup> LOW power non-functional. ## 4.1.9 PCle 2.0 Maximum Power Consumption Table 12 provides PCIe PHY currents for certain operating modes. **Table 12. PCIe PHY Current Drain** | Mode | Test Conditions | Supply | Max Current | Unit | |-----------------------------|-----------------|-------------------|-------------|------| | P0: Normal Operation | 5G Operations | PCIE_VP (1.1 V) | 40 | mA | | | | PCIE_VPTX (1.1 V) | 20 | | | | | PCIE_VPH (2.5 V) | 21 | | | | 2.5G Operations | PCIE_VP (1.1 V) | 27 | | | | | PCIE_VPTX (1.1 V) | 20 | | | | | PCIE_VPH (2.5 V) | 20 | | | P0s: Low Recovery Time | 5G Operations | PCIE_VP (1.1 V) | 30 | mA | | Latency, Power Saving State | | PCIE_VPTX (1.1 V) | 2.4 | | | | | PCIE_VPH (2.5 V) | 18 | | | | 2.5G Operations | PCIE_VP (1.1 V) | 20 | | | | | PCIE_VPTX (1.1 V) | 2.4 | 1 | | | | PCIE_VPH (2.5 V) | 18 | | | P1: Longer Recovery Time | _ | PCIE_VP (1.1 V) | 12 | mA | | Latency, Lower Power State | | PCIE_VPTX (1.1 V) | 2.4 | 1 | | | | PCIE_VPH (2.5 V) | 12 | | | Power Down | _ | PCIE_VP (1.1 V) | 1.3 | mA | | | | PCIE_VPTX (1.1 V) | 0.18 | | | | | PCIE_VPH (2.5 V) | 0.36 | | ## 4.1.10 HDMI Maximum Power Consumption Table 13 provides HDMI PHY currents for both Active 3D Tx with LFSR15 data pattern and Power-down modes. **Table 13. HDMI PHY Current Drain** | Mode | Test Conditions | Supply | Max Current | Unit | |------------|----------------------|----------|-------------|------| | Active | Bit rate 251.75 Mbps | HDMI_VPH | 14 | mA | | | | HDMI_VP | 4.1 | mA | | | Bit rate 279.27 Mbps | HDMI_VPH | 14 | mA | | | | HDMI_VP | 4.2 | mA | | | Bit rate 742.5 Mbps | HDMI_VPH | 17 | mA | | | | HDMI_VP | 7.5 | mA | | | Bit rate 1.485 Gbps | HDMI_VPH | 17 | mA | | | | HDMI_VP | 12 | mA | | | Bit rate 2.275 Gbps | HDMI_VPH | 16 | mA | | | | HDMI_VP | 17 | mA | | | Bit rate 2.97 Gbps | HDMI_VPH | 19 | mA | | | | HDMI_VP | 22 | mA | | Power-down | _ | HDMI_VPH | 49 | μΑ | | | | HDMI_VP | 1100 | μΑ | ## 4.2 Power Supplies Requirements and Restrictions The system design must comply with power-up sequence, power-down sequence, and steady state guidelines as described in this section to ensure the reliable operation of the device. Any deviation from these sequences may result in the following situations: - Excessive current during power-up phase - Prevention of the device from booting - Irreversible damage to the processor ## 4.2.1 Power-Up Sequence For power-up sequence, the restrictions are as follows: - VDD\_SNVS\_IN supply must be turned ON before any other power supply. It may be connected (shorted) with VDD\_HIGH\_IN supply. - If a coin cell is used to power VDD\_SNVS\_IN, then ensure that it is connected before any other supply is switched on. - If the external SRC\_POR\_B signal is used to control the processor POR, then SRC\_POR\_B must be immediately asserted at power-up and remain asserted until the VDD\_ARM\_CAP, VDD\_SOC\_CAP, and VDD\_PU\_CAP supplies are stable. VDD\_ARM\_IN and VDD\_SOC\_IN may be applied in either order with no restrictions. In the absence of an external reset feeding the SRC\_POR\_B input, the internal POR module takes control. See the i.MX 6Dual/6Quad reference manual (IMX6DQRM) for further details and to ensure that all necessary requirements are being met. - If the external SRC\_POR\_B signal is not used (always held high or left unconnected), the processor defaults to the internal POR function (where the PMU controls generation of the POR based on the power supplies). If the internal POR function is used, the following power supply requirements must be met: - VDD\_ARM\_IN and VDD\_SOC\_IN may be supplied from the same source, or - VDD\_SOC\_IN can be supplied before VDD\_ARM\_IN with a maximum delay of 1 ms. #### **NOTE** Ensure that there is no back voltage (leakage) from any supply on the board towards the 3.3 V supply (for example, from the external components that use both the 1.8 V and 3.3 V supplies). #### NOTE USB\_OTG\_VBUS and USB\_H1\_VBUS are not part of the power supply sequence and can be powered at any time. ## 4.2.2 Power-Down Sequence No special restrictions for i.MX 6Dual/6Quad SoC. ## 4.2.3 Power Supplies Usage - All I/O pins should not be externally driven while the I/O power supply for the pin (NVCC\_xxx) is OFF. This can cause internal latch-up and malfunctions due to reverse current flows. For information about I/O power supply of each pin, see "Power Group" column of Table 91, "21 x 21 mm Functional Contact Assignments," on page 143. - When the SATA interface is not used, the SATA\_VP and SATA\_VPH supplies should be grounded. The input and output supplies for rest of the ports (SATA\_REXT, SATA\_PHY\_RX\_N, SATA\_PHY\_RX\_P, and SATA\_PHY\_TX\_N) can be left floating. It is recommended not to turn OFF the SATA\_VPH supply while the SATA\_VP supply is ON, as it may lead to excessive power consumption. If boundary scan test is used, SATA\_VP and SATA\_VPH must remain powered. - When the PCIE interface is not used, the PCIE\_VP, PCIE\_VPH, and PCIE\_VPTX supplies should be grounded. The input and output supplies for rest of the ports (PCIE\_REXT, PCIE\_RX\_N, PCIE\_RX\_P, PCIE\_TX\_N, and PCIE\_TX\_P) can be left floating. It is recommended not to turn the PCIE\_VPH supply OFF while the PCIE\_VP supply is ON, as it may lead to excessive power consumption. If boundary scan test is used, PCIE\_VP, PCIE\_VPH, and PCIE\_VPTX must remain powered. ## 4.3 Integrated LDO Voltage Regulator Parameters Various internal supplies can be powered ON from internal LDO voltage regulators. All the supply pins named \*\_CAP must be connected to external capacitors. The onboard LDOs are intended for internal use only and should not be used to power any external circuitry. See the i.MX 6Dual/6Quad reference manual (IMX6DQRM) for details on the power tree scheme recommended operation. #### NOTE The \*\_CAP signals should not be powered externally. These signals are intended for internal LDO or LDO bypass operation only. ## 4.3.1 Digital Regulators (LDO\_ARM, LDO\_PU, LDO\_SOC) There are three digital LDO regulators ("Digital", because of the logic loads that they drive, not because of their construction). The advantages of the regulators are to reduce the input supply variation because of their input supply ripple rejection and their on die trimming. This translates into more voltage for the die producing higher operating frequencies. These regulators have three basic modes. - Bypass. The regulation FET is switched fully on passing the external voltage, DCDC\_LOW, to the load unaltered. The analog part of the regulator is powered down in this state, removing any loss other than the IR drop through the power grid and FET. - Power Gate. The regulation FET is switched fully off limiting the current draw from the supply. The analog part of the regulator is powered down here limiting the power consumption. - Analog regulation mode. The regulation FET is controlled such that the output voltage of the regulator equals the programmed target voltage. The target voltage is fully programmable in 25 mV steps. 33 Optionally LDO\_SOC and VDD\_SOC\_CAP can be used to power the HDMI, PCIe, and SATA PHY's through external connections. For additional information, see the i.MX 6Dual/6Quad reference manual (IMX6DQRM). ## 4.3.2 Regulators for Analog Modules ### 4.3.2.1 LDO\_1P1 The LDO\_1P1 regulator implements a programmable linear-regulator function from VDD\_HIGH\_IN (see Table 6 for minimum and maximum input requirements). Typical Programming Operating Range is 1.0 V to 1.2 V with the nominal default setting as 1.1 V. The LDO\_1P1 supplies the USB PHY, LVDS PHY, HDMI PHY, MIPI PHY, and PLLs. A programmable brown-out detector is included in the regulator that can be used by the system to determine when the load capability of the regulator is being exceeded to take the necessary steps. Current-limiting can be enabled to allow for in-rush current requirements during start-up, if needed. Active-pull-down can also be enabled for systems requiring this feature. For information on external capacitor requirements for this regulator, see the Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors (IMX6DQ6SDLHDG). For additional information, see the i.MX 6Dual/6Quad reference manual (IMX6DQRM). ### 4.3.2.2 LDO\_2P5 The LDO\_2P5 module implements a programmable linear-regulator function from VDD\_HIGH\_IN (see Table 6 for min and max input requirements). Typical Programming Operating Range is 2.25 V to 2.75 V with the nominal default setting as 2.5 V. The LDO\_2P5 supplies the SATA PHY, USB PHY, LVDS PHY, HDMI PHY, MIPI PHY, E-fuse module and PLLs. A programmable brown-out detector is included in the regulator that can be used by the system to determine when the load capability of the regulator is being exceeded, to take the necessary steps. Current-limiting can be enabled to allow for in-rush current requirements during start-up, if needed. Active-pull-down can also be enabled for systems requiring this feature. An alternate self-biased low-precision weak-regulator is included that can be enabled for applications needing to keep the output voltage alive during low-power modes where the main regulator driver and its associated global bandgap reference module are disabled. The output of the weak-regulator is not programmable and is a function of the input supply as well as the load current. Typically, with a 3 V input supply the weak-regulator output is 2.525 V and its output impedance is approximately $40 \,\Omega$ . For information on external capacitor requirements for this regulator, see the Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors (IMX6DQ6SDLHDG). For additional information, see the i.MX 6Dual/6Quad reference manual (IMX6DQRM). ## 4.3.2.3 LDO\_USB The LDO\_USB module implements a programmable linear-regulator function from the USB\_OTG\_VBUS and USB\_H1\_VBUS voltages (4.4 V-5.25 V) to produce a nominal 3.0 V output i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 voltage. A programmable brown-out detector is included in the regulator that can be used by the system to determine when the load capability of the regulator is being exceeded, to take the necessary steps. This regulator has a built in power-mux that allows the user to select to run the regulator from either VBUS supply, when both are present. If only one of the VBUS voltages is present, then the regulator automatically selects this supply. Current limit is also included to help the system meet in-rush current targets. If no VBUS voltage is present, then the VBUSVALID threshold setting will prevent the regulator from being enabled. For information on external capacitor requirements for this regulator, see the Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors (IMX6DQ6SDLHDG). For additional information, see the i.MX 6Dual/6Quad reference manual (IMX6DQRM). ### 4.4 PLL Electrical Characteristics #### 4.4.1 Audio/Video PLL Electrical Parameters Table 14. Audio/Video PLL Electrical Parameters | Parameter | Value | |--------------------|-------------------------| | Clock output range | 650 MHz ~1.3 GHz | | Reference clock | 24 MHz | | Lock time | <11250 reference cycles | ### 4.4.2 528 MHz PLL Table 15, 528 MHz PLL Electrical Parameters | Parameter | Value | |--------------------|-------------------------| | Clock output range | 528 MHz PLL output | | Reference clock | 24 MHz | | Lock time | <11250 reference cycles | ### 4.4.3 Ethernet PLL Table 16. Ethernet PLL Electrical Parameters | Parameter | Value | |--------------------|-------------------------| | Clock output range | 500 MHz | | Reference clock | 24 MHz | | Lock time | <11250 reference cycles | ### 4.4.4 480 MHz PLL **Table 17. 480 MHz PLL Electrical Parameters** | Parameter | Value | |--------------------|-----------------------| | Clock output range | 480 MHz PLL output | | Reference clock | 24 MHz | | Lock time | <383 reference cycles | ### 4.4.5 **ARM PLL** **Table 18. ARM PLL Electrical Parameters** | Parameter | Value | |--------------------|------------------------| | Clock output range | 650 MHz~1.3 GHz | | Reference clock | 24 MHz | | Lock time | <2250 reference cycles | ## 4.5 On-Chip Oscillators ### 4.5.1 OSC24M This block implements an amplifier that when combined with a suitable quartz crystal and external load capacitors implements an oscillator. The oscillator is powered from NVCC\_PLL\_OUT. The system crystal oscillator consists of a Pierce-type structure running off the digital supply. A straight forward biased-inverter implementation is used. ### 4.5.2 OSC32K This block implements an amplifier that when combined with a suitable quartz crystal and external load capacitors implements a low power oscillator. It also implements a power mux such that it can be powered from either a ~3 V backup battery (VDD\_SNVS\_IN) or VDD\_HIGH\_IN such as the oscillator consumes power from VDD\_HIGH\_IN when that supply is available and transitions to the back up battery when VDD\_HIGH\_IN is lost. In addition, if the clock monitor determines that the OSC32K is not present, then the source of the 32 kHz clock will automatically switch to the internal ring oscillator. #### **CAUTION** The internal RTC oscillator does not provide an accurate frequency and is affected by process, voltage, and temperature variations. Freescale strongly recommends using an external crystal as the RTC\_XTALI reference. If the internal oscillator is used instead, careful consideration must be given to the timing implications on all of the SoC modules dependent on this clock. The OSC32k runs from VDD\_SNVS\_CAP, which comes from the VDD\_HIGH\_IN/VDD\_SNVS\_IN power mux. The target battery is a ~3 V coin cell. Proper choice of coin cell type is necessary for chosen VDD\_HIGH\_IN range. Appropriate series resistor (Rs) must be used when connecting the coin cell. Rs depends on the charge current limit that depends on the chosen coin cell. For example, for Panasonic ML621: - Average Discharge Voltage is 2.5 V - Maximum Charge Current is 0.6 mA For a charge voltage of 3.2 V, Rs = (3.2-2.5)/0.6 m = 1.17 k #### **NOTE** Always refer to the chosen coin cell manufacturer's data sheet for the latest information. | Parameter | Min | Тур | Max | Comments | |---------------------|---------------------------|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Fosc | _ | 32.768 kHz | _ | This frequency is nominal and determined mainly by the crystal selected. 32.0 K would work as well. | | Current consumption | _ | 4 μΑ | _ | The typical value shown is only for the oscillator, driven by an external crystal. If the internal ring oscillator is used instead of an external crystal, then approximately 25 $\mu$ A should be added to this value. | | Bias resistor | _ | 14 ΜΩ | _ | This the integrated bias resistor that sets the amplifier into a high gain state. Any leakage through the ESD network, external board leakage, or even a scope probe that is significant relative to this value will debias the amplifier. The debiasing will result in low gain, and will impact the circuit's ability to start up and maintain oscillations. | | | Target Crystal Properties | | | | | Cload | _ | 10 pF | _ | Usually crystals can be purchased tuned for different Cloads. This Cload value is typically 1/2 of the capacitances realized on the PCB on either side of the quartz. A higher Cload will decrease oscillation margin, but increases current oscillating through the crystal. | | ESR | _ | 50 kΩ | 100 kΩ | Equivalent series resistance of the crystal. Choosing a crystal with a higher value | Table 19. OSC32K Main Characteristics ### 4.6 I/O DC Parameters This section includes the DC parameters of the following I/O types: • General Purpose I/O (GPIO) 36 Double Data Rate I/O (DDR) for LPDDR2 and DDR3/DDR3L modes i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 will decrease the oscillating margin. ### LVDS I/O ## **NOTE** The term 'OVDD' in this section refers to the associated supply rail of an input or output. Figure 3. Circuit for Parameters Voh and Vol for I/O Cells # 4.6.1 XTALI and RTC\_XTALI (Clock Inputs) DC Parameters Table 20 shows the DC parameters for the clock inputs. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|---------------|------| | XTALI high-level DC input voltage | Vih | _ | 0.8 x NVCC_PLL_OUT | _ | NVCC_PLL_ OUT | V | | XTALI low-level DC input voltage | Vil | _ | 0 | _ | 0.2 | ٧ | | RTC_XTALI high-level DC input voltage | Vih | _ | 0.8 | _ | 1.1 | V | | RTC_XTALI low-level DC input voltage | Vil | _ | 0 | _ | 0.2 | V | | Input capacitance | C <sub>IN</sub> | Simulated data | _ | 5 | _ | pF | | Startup current | I <sub>XTALI_STARTUP</sub> | Power-on startup for 0.15msec with a driven 32KHz RTC clock @ 1.1V. This current draw is present even if an external clock source directly drives XTALI | | _ | 600 | uA | | DC input current | I <sub>XTALI_DC</sub> | _ | _ | _ | 2.5 | uA | Table 20. XTALI and RTC\_XTALI DC Parameters # 4.6.2 General Purpose I/O (GPIO) DC Parameters Table 21 shows DC parameters for GPIO pads. The parameters in Table 21 are guaranteed per the operating ranges in Table 6, unless otherwise noted. Table 21. GPIO I/O DC Parameters | Parameter | Symbol | Test Conditions | Min | Max | Unit | |---------------------------------------------|--------|-----------------------------------------------------------------------------------------------|-------------|------------|------| | High-level output voltage <sup>1</sup> | Voh | Ioh = -0.1 mA (DSE <sup>2</sup> = 001, 010)<br>Ioh = -1 mA<br>(DSE = 011, 100, 101, 110, 111) | OVDD - 0.15 | _ | V | | Low-level output voltage <sup>1</sup> | Vol | lol = 0.1 mA (DSE <sup>2</sup> = 001, 010)<br>lol = 1mA<br>(DSE = 011, 100, 101, 110, 111) | _ | 0.15 | V | | High-Level DC input voltage <sup>1, 3</sup> | Vih | _ | 0.7 × OVDD | OVDD | V | | Low-Level DC input voltage <sup>1, 3</sup> | Vil | _ | 0 | 0.3 × OVDD | V | | Input Hysteresis | Vhys | OVDD = 1.8 V<br>OVDD = 3.3 V | 0.25 | _ | V | | Schmitt trigger VT+3,4 | VT+ | _ | 0.5 × OVDD | _ | V | | Schmitt trigger VT-3, 4 | VT- | _ | _ | 0.5 × OVDD | V | | Input current (no pull-up/down) | lin | Vin = OVDD or 0 | -1 | 1 | μΑ | | Input current (22 kΩ pull-up) | lin | Vin = 0 V<br>Vin = OVDD | _ | 212<br>1 | μА | | Input current (47 kΩ pull-up) | lin | Vin = 0 V<br>Vin = OVDD | _ | 100<br>1 | μА | | Input current (100 kΩ pull-up) | lin | Vin = 0 V<br>Vin= OVDD | _ | 48<br>1 | μА | | Input current (100 kΩ pull-down) | lin | Vin = 0 V<br>Vin = OVDD | _ | 1<br>48 | μΑ | | Keeper circuit resistance | Rkeep | Vin = 0.3 x OVDD<br>Vin = 0.7 x OVDD | 105 | 175 | kΩ | Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.6 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle. Overshoot/ undershoot must be controlled through printed circuit board layout, transmission line impedance matching, signal line termination, or other methods. Non-compliance to this specification may affect device reliability or cause permanent damage to the device. ## 4.6.3 DDR I/O DC Parameters The DDR I/O pads support LPDDR2 and DDR3/DDR3L operational modes. ### 4.6.3.1 LPDDR2 Mode I/O DC Parameters The LPDDR2 interface mode fully complies with JESD209-2B LPDDR2 JEDEC standard release June, 2009. The parameters in Table 22 are guaranteed per the operating ranges in Table 6, unless otherwise noted. <sup>&</sup>lt;sup>2</sup> DSE is the Drive Strength Field setting in the associated IOMUX control register. <sup>&</sup>lt;sup>3</sup> To maintain a valid level, the transition edge of the input must sustain a constant slew rate (monotonic) from the current DC level through to the target DC level, Vil or Vih. Monotonic input transition time is from 0.1 ns to 1 s. <sup>&</sup>lt;sup>4</sup> Hysteresis of 250 mV is guaranteed over all operating conditions when hysteresis is enabled. | Table 22 | I DUUDS | I/O DC | Flootrical | Parameters <sup>1</sup> | | |-----------|---------|--------|------------|-------------------------|--| | Table 22. | LPUURZ | 1/U DC | Electrical | Parameters: | | | Parameters | Symbol | Test Conditions | Min | Max | Unit | |------------------------------------------|-----------|-----------------|-----------------------|-----------------------|------| | High-level output voltage | Voh | loh = -0.1 mA | 0.9 × OVDD | _ | V | | Low-level output voltage | Vol | lol = 0.1 mA | _ | 0.1 × OVDD | V | | Input reference voltage | Vref | _ | 0.49 × OVDD | 0.51 × OVDD | | | DC input High Voltage | Vih(dc) | _ | Vref+0.13V | OVDD | V | | DC input Low Voltage | Vil(dc) | _ | ovss | Vref-0.13V | V | | Differential Input Logic High | Vih(diff) | _ | 0.26 | See Note <sup>2</sup> | _ | | Differential Input Logic Low | Vil(diff) | _ | See Note <sup>2</sup> | -0.26 | _ | | Input current (no pull-up/down) | lin | Vin = 0 or OVDD | -2.5 | 2.5 | μΑ | | Pull-up/pull-down impedance mismatch | MMpupd | _ | -15 | +15 | % | | 240 $\Omega$ unit calibration resolution | Rres | _ | _ | 10 | Ω | | Keeper circuit resistance | Rkeep | _ | 110 | 175 | kΩ | <sup>&</sup>lt;sup>1</sup> Note that the JEDEC LPDDR2 specification (JESD209\_2B) supersedes any specification in this document. ## 4.6.3.2 DDR3/DDR3L Mode I/O DC Parameters The DDR3/DDR3L interface mode fully complies with JESD79-3D DDR3 JEDEC standard release April, 2008. The parameters in Table 23 are guaranteed per the operating ranges in Table 6, unless otherwise noted. Table 23. DDR3/DDR3L I/O DC Electrical Parameters | Parameters | Symbol | Test Conditions | Min | Max | Unit | |-------------------------------|------------------------------------|-----------------------------------------------|----------------------------|-----------------------|------| | High-level output voltage | loh = -0.1 mA<br> Voh (DSE = 001) | | $0.8 \times \text{OVDD}^1$ | _ | V | | | VOII | Ioh = -1 mA<br>Voh (for all except DSE = 001) | 0.0 × 0 1 1 1 | | V | | Low-level output voltage | Vol | Iol = 0.1 mA<br>Vol (DSE = 001) | | 0.2 × OVDD | V | | | VOI | lol = 1 mA<br>Vol (for all except DSE = 001) | | 0.2 × 0 1 2 2 | v | | Input reference voltage | Vref <sup>2</sup> | _ | 0.49 × OVDD | 0.51 × OVDD | | | DC input Logic High | Vih(dc) | _ | Vref+0.1 | OVDD | V | | DC input Logic Low | Vil(dc) | _ | OVSS | Vref-0.1 | V | | Differential input Logic High | Vih(diff) | _ | 0.2 | See Note <sup>3</sup> | V | | Differential input Logic Low | Vil(diff) | _ | See Note <sup>3</sup> | -0.2 | V | | Termination Voltage | Vtt | Vtt tracking OVDD/2 | 0.49 × OVDD | 0.51 × OVDD | V | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 <sup>&</sup>lt;sup>2</sup> The single-ended signals need to be within the respective limits (Vih(dc) max, Vil(dc) min) for single-ended signals as well as the limitations for overshoot and undershoot (see Table 27). Table 23. DDR3/DDR3L I/O DC Electrical Parameters (continued) | Parameters | Symbol | Test Conditions | Min | Max | Unit | |------------------------------------------|--------|-----------------|------|-----|------| | Input current (no pull-up/down) | lin | Vin = 0 or OVDD | -2.9 | 2.9 | μΑ | | Pull-up/pull-down impedance mismatch | MMpupd | _ | -10 | 10 | % | | 240 $\Omega$ unit calibration resolution | Rres | _ | _ | 10 | Ω | | Keeper circuit resistance | Rkeep | _ | 105 | 175 | kΩ | OVDD – I/O power supply (1.425 V–1.575 V for DDR3 and 1.283 V–1.45 V for DDR3L). ## 4.6.4 LVDS I/O DC Parameters The LVDS interface complies with TIA/EIA 644-A standard. See TIA/EIA STANDARD 644-A, "Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits" for details. Table 24 shows the Low Voltage Differential Signalling (LVDS) I/O DC parameters. Table 24. LVDS I/O DC Parameters | Parameter | Symbol | Test Conditions | Min | Max | Unit | |-----------------------------|-----------------|------------------------------------------|-------|-------|------| | Output Differential Voltage | V <sub>OD</sub> | Rload=100 $\Omega$ between padP and padN | 250 | 450 | mV | | Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = 0 mA | 1.25 | 1.6 | | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 0 mA | 0.9 | 1.25 | V | | Offset Voltage | V <sub>OS</sub> | _ | 1.125 | 1.375 | | ## 4.7 I/O AC Parameters This section includes the AC parameters of the following I/O types: - General Purpose I/O (GPIO) - Double Data Rate I/O (DDR) for LPDDR2 and DDR3/DDR3L modes - LVDS I/O The GPIO and DDR I/O load circuit and output transition time waveforms are shown in Figure 4 and Figure 5. CL includes package, probe and fixture capacitance Figure 4. Load Circuit for Output <sup>&</sup>lt;sup>2</sup> Vref – DDR3/DDR3L external reference voltage. <sup>&</sup>lt;sup>3</sup> The single-ended signals need to be within the respective limits (Vih(dc) max, Vil(dc) min) for single-ended signals as well as the limitations for overshoot and undershoot (see Table 28). **Figure 5. Output Transition Time Waveform** # 4.7.1 General Purpose I/O AC Parameters The I/O AC parameters for GPIO in slow and fast modes are presented in the Table 25 and Table 26, respectively. Note that the fast or slow I/O behavior is determined by the appropriate control bits in the IOMUXC control registers. Table 25. General Purpose I/O AC Parameters 1.8 V Mode | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------|--------|------------------------------------------------------------|-----|-----|------------------------|------| | Output Pad Transition Times, rise/fall (Max Drive, ipp_dse=111) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 2.72/2.79<br>1.51/1.54 | | | Output Pad Transition Times, rise/fall (High Drive, ipp_dse=101) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 3.20/3.36<br>1.96/2.07 | ns | | Output Pad Transition Times, rise/fall (Medium Drive, ipp_dse=100) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 3.64/3.88<br>2.27/2.53 | 115 | | Output Pad Transition Times, rise/fall (Low Drive. ipp_dse=011) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 4.32/4.50<br>3.16/3.17 | | | Input Transition Times <sup>1</sup> | trm | _ | _ | _ | 25 | ns | <sup>&</sup>lt;sup>1</sup> Hysteresis mode is recommended for inputs with transition times greater than 25 ns. Table 26. General Purpose I/O AC Parameters 3.3 V Mode | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------|--------|------------------------------------------------------------|-----|-----|------------------------|------| | Output Pad Transition Times, rise/fall (Max Drive, ipp_dse=101) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 1.70/1.79<br>1.06/1.15 | | | Output Pad Transition Times, rise/fall (High Drive, ipp_dse=011) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 2.35/2.43<br>1.74/1.77 | ns | | Output Pad Transition Times, rise/fall (Medium Drive, ipp_dse=010) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 3.13/3.29<br>2.46/2.60 | | | Output Pad Transition Times, rise/fall (Low Drive. ipp_dse=001) | tr, tf | 15 pF Cload, slow slew rate<br>15 pF Cload, fast slew rate | _ | _ | 5.14/5.57<br>4.77/5.15 | | | Input Transition Times <sup>1</sup> | trm | _ | _ | _ | 25 | ns | <sup>&</sup>lt;sup>1</sup> Hysteresis mode is recommended for inputs with transition times greater than 25 ns. ## 4.7.2 DDR I/O AC Parameters The LPDDR2 interface mode fully complies with JESD209-2B LPDDR2 JEDEC standard release June, 2009. The DDR3/DDR3L interface mode fully complies with JESD79-3D DDR3 JEDEC standard release April, 2008. Table 27 shows the AC parameters for DDR I/O operating in LPDDR2 mode. Table 27. DDR I/O LPDDR2 Mode AC Parameters<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------|------------------|-------------------------------------------------------------------------|-------------|-----|-------------|------| | AC input logic high | Vih(ac) | _ | Vref + 0.22 | _ | OVDD | V | | AC input logic low | Vil(ac) | _ | 0 | _ | Vref – 0.22 | V | | AC differential input high voltage <sup>2</sup> | Vidh(ac) | _ | 0.44 | _ | _ | V | | AC differential input low voltage | Vidl(ac) | _ | _ | _ | 0.44 | V | | Input AC differential cross point voltage <sup>3</sup> | Vix(ac) | Relative to Vref | -0.12 | _ | 0.12 | V | | Over/undershoot peak | Vpeak | _ | _ | _ | 0.35 | V | | Over/undershoot area (above OVDD or below OVSS) | Varea | 533 MHz | _ | _ | 0.3 | V-ns | | Single output slew rate, measured between Vol(ac) and Voh(ac) | tsr | 50 $\Omega$ to Vref. 5 pF load. Drive impedance = 4 0 $\Omega \pm 30\%$ | 1.5 | _ | 3.5 | V/ns | | | | 50 $\Omega$ to Vref. 5pF load. Drive impedance = 60 $\Omega$ ±30% | 1 | _ | 2.5 | | | Skew between pad rise/fall asymmetry + skew caused by SSN | t <sub>SKD</sub> | clk = 533 MHz | _ | _ | 0.1 | ns | <sup>&</sup>lt;sup>1</sup> Note that the JEDEC LPDDR2 specification (JESD209\_2B) supersedes any specification in this document. Table 28 shows the AC parameters for DDR I/O operating in DDR3/DDR3L mode. Table 28. DDR I/O DDR3/DDR3L Mode AC Parameters<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------|---------|------------------|--------------|-----|--------------|------| | AC input logic high | Vih(ac) | _ | Vref + 0.175 | _ | OVDD | ٧ | | AC input logic low | Vil(ac) | _ | 0 | _ | Vref – 0.175 | ٧ | | AC differential input voltage <sup>2</sup> | Vid(ac) | _ | 0.35 | _ | _ | ٧ | | Input AC differential cross point voltage <sup>3</sup> | Vix(ac) | Relative to Vref | Vref – 0.15 | _ | Vref + 0.15 | ٧ | | Over/undershoot peak | Vpeak | _ | _ | _ | 0.4 | ٧ | | Over/undershoot area (above OVDD or below OVSS) | Varea | 533 MHz | _ | | 0.5 | V-ns | Freescale Semiconductor Inc. 43 <sup>&</sup>lt;sup>2</sup> Vid(ac) specifies the input differential voltage |Vtr – Vcp| required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The Minimum value is equal to Vih(ac) – Vil(ac). <sup>&</sup>lt;sup>3</sup> The typical value of Vix(ac) is expected to be about 0.5 × OVDD. and Vix(ac) is expected to track variation of OVDD. Vix(ac) indicates the voltage at which differential input signal must cross. Table 28. DDR I/O DDR3/DDR3L Mode AC Parameters<sup>1</sup> (continued) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------|------------------|--------------------------------|-----|-----|-----|------| | Single output slew rate, measured between Vol (ac) and Voh (ac) | tsr | Driver impedance = $34 \Omega$ | 2.5 | _ | 5 | V/ns | | Skew between pad rise/fall asymmetry + skew caused by SSN | t <sub>SKD</sub> | clk = 533 MHz | _ | _ | 0.1 | ns | <sup>&</sup>lt;sup>1</sup> Note that the JEDEC JESD79\_3C specification supersedes any specification in this document. ## 4.7.3 LVDS I/O AC Parameters The differential output transition time waveform is shown in Figure 6. Figure 6. Differential LVDS Driver Transition Time Waveform Table 29 shows the AC parameters for LVDS I/O. Table 29. I/O AC Parameters of LVDS Pad | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------|------------------|----------------------------------------|-----|-----|------|------| | Differential pulse skew <sup>1</sup> | t <sub>SKD</sub> | | | _ | 0.25 | | | Transition Low to High Time <sup>2</sup> | t <sub>TLH</sub> | Rload = 100 $\Omega$ ,<br>Cload = 2 pF | _ | _ | 0.5 | ns | | Transition High to Low Time <sup>2</sup> | t <sub>THL</sub> | ' | _ | _ | 0.5 | | | Operating Frequency | f | _ | _ | 600 | 800 | MHz | | Offset voltage imbalance | Vos | _ | _ | _ | 150 | mV | $t_{SKD} = 1$ $t_{PHLD} - t_{PLHD}$ I, is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel. <sup>&</sup>lt;sup>2</sup> Vid(ac) specifies the input differential voltage IVtr-Vcpl required for switching, where Vtr is the "true" input signal and Vcp is the "complementary" input signal. The Minimum value is equal to Vih(ac) – Vil(ac). The typical value of Vix(ac) is expected to be about 0.5 × OVDD. and Vix(ac) is expected to track variation of OVDD. Vix(ac) indicates the voltage at which differential input signal must cross. <sup>&</sup>lt;sup>2</sup> Measurement levels are 20–80% from output voltage. # 4.8 Output Buffer Impedance Parameters This section defines the I/O impedance parameters of the i.MX 6Dual/6Quad processors for the following I/O types: - General Purpose I/O (GPIO) - Double Data Rate I/O (DDR) for LPDDR2, and DDR3 modes - LVDS I/O ## **NOTE** GPIO and DDR I/O output driver impedance is measured with "long" transmission line of impedance Ztl attached to I/O pad and incident wave launched into transmission line. Rpu/Rpd and Ztl form a voltage divider that defines specific voltage of incident wave relative to OVDD. Output driver impedance is calculated from this voltage divider (see Figure 7). Figure 7. Impedance Matching Load for Measurement # 4.8.1 GPIO Output Buffer Impedance Table 30 shows the GPIO output buffer impedance (OVDD 1.8 V). Table 30. GPIO Output Buffer Average Impedance (OVDD 1.8 V) | Symbol | Drive Strength (ipp_dse) | Typ Value | Unit | |--------|--------------------------|--------------------------------------|-------------------------------------------------------------| | | 001 | 260 | | | | 010 | 130 | | | | 011 | 90 | | | Rdrv | 100 | 60 | Ω | | | 101 | 50 | | | | 110 | 40 | | | | 111 | 33 | | | | , | Rdrv 100<br>101<br>101<br>101<br>110 | Rdrv 100 260<br>130<br>011 90<br>100 60<br>101 50<br>110 40 | Table 31 shows the GPIO output buffer impedance (OVDD 3.3 V). Table 31. GPIO Output Buffer Average Impedance (OVDD 3.3 V) | Parameter | Symbol | Drive Strength (ipp_dse) | Typ Value | Unit | |----------------------------|--------|--------------------------|-----------|------| | | | 001 | 150 | | | | | 010 | 75 | | | Output Driver | | 011 | 50 | | | Output Driver<br>Impedance | Rdrv | 100 | 37 | Ω | | impedance | | 101 | 30 | | | | | 110 | 25 | | | | | 111 | 20 | | ## 4.8.2 DDR I/O Output Buffer Impedance The LPDDR2 interface fully complies with JESD209-2B LPDDR2 JEDEC standard release June, 2009. The DDR3 interface fully complies with JESD79-3D DDR3 JEDEC standard release April, 2008. Table 32 shows DDR I/O output buffer impedance of i.MX 6Dual/6Quad processors. **Typical Test Conditions** Unit **Parameter Symbol** NVCC\_DRAM=1.5 V NVCC\_DRAM=1.2 V (DDR3) (LPDDR2) DDR\_SEL=11 DDR\_SEL=10 Drive Strength (DSE) = 000 Hi-Z Hi-Z 001 240 240 010 120 120 **Output Driver** Rdrv 011 80 80 Ω Impedance 100 60 60 48 101 48 110 40 40 111 34 34 Table 32. DDR I/O Output Buffer Impedance #### Note: - 1. Output driver impedance is controlled across PVTs using ZQ calibration procedure. - 2. Calibration is done against 240 W external reference resistor. - 3. Output driver impedance deviation (calibration accuracy) is ±5% (max/min impedance) across PVTs. ## 4.8.3 LVDS I/O Output Buffer Impedance The LVDS interface complies with TIA/EIA 644-A standard. See, TIA/EIA STANDARD 644-A, "Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits" for details. # 4.9 System Modules Timing This section contains the timing and electrical parameters for the modules in each i.MX 6Dual/6Quad processor. # 4.9.1 Reset Timing Parameters Figure 8 shows the reset timing and Table 33 lists the timing parameters. Figure 8. Reset Timing Diagram ### **Table 33. Reset Timing Parameters** | | ID | Parameter | Min | Max | Unit | |---|-----|------------------------------------------------|-----|-----|--------------------------| | Ī | CC1 | Duration of SRC_POR_B to be qualified as valid | 1 | | XTALOSC_RTC_ XTALI cycle | ## 4.9.2 WDOG Reset Timing Parameters Figure 9 shows the WDOG reset timing and Table 34 lists the timing parameters. Figure 9. WDOG1\_B Timing Diagram Table 34. WDOG1\_B Timing Parameters | ID | Parameter | Min | Max | Unit | |-----|-------------------------------|-----|-----|--------------------------| | CC3 | Duration of WDOG1_B Assertion | 1 | | XTALOSC_RTC_ XTALI cycle | #### NOTE XTALOSC\_RTC\_XTALI is approximately 32 kHz. XTALOSC\_RTC\_XTALI cycle is one period or approximately 30 μs. #### **NOTE** WDOG1\_B output signals (for each one of the Watchdog modules) do not have dedicated pins, but are muxed out through the IOMUX. See the IOMUX manual for detailed information. # 4.9.3 External Interface Module (EIM) The following subsections provide information on the EIM. Maximum operating frequency for EIM data transfer is 104 MHz. Timing parameters in this section that are given as a function of register settings or clock periods are valid for the entire range of allowed frequencies (0–104 MHz). ## 4.9.3.1 EIM Interface Pads Allocation EIM supports 32-bit, 16-bit and 8-bit devices operating in address/data separate or multiplexed modes. Table 35 provides EIM interface pads allocation in different modes. Table 35. EIM Internal Module Multiplexing<sup>1</sup> | | | N | lon Multiple | exed Addres | s/Data Mod | e | | | olexed<br>Oata mode | |-----------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | Setup | | 8 1 | Bit | | 16 | Bit | 32 Bit | 16 Bit | 32 Bit | | | MUM = 0,<br>DSZ = 100 | MUM = 0,<br>DSZ = 101 | MUM = 0,<br>DSZ = 110 | MUM = 0,<br>DSZ = 111 | MUM = 0,<br>DSZ = 001 | MUM = 0,<br>DSZ = 010 | MUM = 0,<br>DSZ = 011 | MUM = 1,<br>DSZ = 001 | MUM = 1,<br>DSZ = 011 | | EIM_ADDR<br>[15:00] | EIM_AD<br>[15:00] | EIM_ADDR<br>[25:16] EIM_DATA<br>[09:00] | | EIM_DATA<br>[07:00],<br>EIM_EB0_B | EIM_DATA<br>[07:00] | _ | _ | _ | EIM_DATA<br>[07:00] | _ | EIM_DATA<br>[07:00] | EIM_AD<br>[07:00] | EIM_AD<br>[07:00] | | EIM_DATA<br>[15:08],<br>EIM_EB1_B | _ | EIM_DATA<br>[15:08] | | _ | EIM_DATA<br>[15:08] | _ | EIM_DATA<br>[15:08] | EIM_AD<br>[15:08] | EIM_AD<br>[15:08] | | EIM_DATA<br>[23:16],<br>EIM_EB2_B | _ | _ | EIM_DATA<br>[23:16] | _ | _ | EIM_DATA<br>[23:16] | EIM_DATA<br>[23:16] | _ | EIM_DATA<br>[07:00] | | EIM_DATA<br>[31:24],<br>EIM_EB3_B | _ | | | EIM_DATA<br>[31:24] | | EIM_DATA<br>[31:24] | EIM_DATA<br>[31:24] | | EIM_DATA<br>[15:08] | For more information on configuration ports mentioned in this table, see the i.MX 6Dual/6Quad reference manual (IMX6DQRM). ## 4.9.3.2 General EIM Timing-Synchronous Mode Figure 10, Figure 11, and Table 36 specify the timings related to the EIM module. All EIM output control signals may be asserted and deasserted by an internal clock synchronized to the EIM\_BCLK rising edge according to corresponding assertion/negation control fields. Figure 10. EIM Output Timing Diagram Figure 11. EIM Input Timing Diagram ## 4.9.3.3 Examples of EIM Synchronous Accesses **Table 36. EIM Bus Timing Parameters** | ID | Parameter | Min <sup>1</sup> | Max <sup>1</sup> | Unit | |-----|----------------------------------|-----------------------------|------------------|------| | WE1 | EIM_BCLK cycle time <sup>2</sup> | t × (k+1) | _ | ns | | WE2 | EIM_BCLK high level width | $0.4 \times t \times (k+1)$ | _ | ns | | WE3 | EIM_BCLK low level width | $0.4 \times t \times (k+1)$ | _ | ns | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 **Table 36. EIM Bus Timing Parameters (continued)** | ID | Parameter | Min <sup>1</sup> | Max <sup>1</sup> | Unit | |------|--------------------------------------|-------------------------|------------------------------------|------| | WE4 | Clock rise to address valid | -0.5 × t × (k+1) - 1.25 | -0.5 × t × (k+1) + 2.25 | ns | | WE5 | Clock rise to address invalid | 0.5 × t × (k+1) - 1.25 | $0.5 \times t \times (k+1) + 2.25$ | ns | | WE6 | Clock rise to EIM_CSx_B valid | -0.5 × t × (k+1) - 1.25 | -0.5 × t × (k+1) + 2.25 | ns | | WE7 | Clock rise to EIM_CSx_B invalid | 0.5 × t × (k+1) - 1.25 | $0.5 \times t \times (k+1) + 2.25$ | ns | | WE8 | Clock rise to EIM_WE_B valid | -0.5 × t × (k+1) - 1.25 | -0.5 × t × (k+1) + 2.25 | ns | | WE9 | Clock rise to EIM_WE_B invalid | 0.5 × t × (k+1) - 1.25 | $0.5 \times t \times (k+1) + 2.25$ | ns | | WE10 | Clock rise to EIM_OE_B valid | -0.5 × t × (k+1) - 1.25 | -0.5 × t × (k+1) + 2.25 | ns | | WE11 | Clock rise to EIM_OE_B invalid | 0.5 × t × (k+1) - 1.25 | $0.5 \times t \times (k+1) + 2.25$ | ns | | WE12 | Clock rise to EIM_EBx_B valid | -0.5 × t × (k+1) - 1.25 | -0.5 × t × (k+1) + 2.25 | ns | | WE13 | Clock rise to EIM_EBx_B invalid | 0.5 × t × (k+1) - 1.25 | $0.5 \times t \times (k+1) + 2.25$ | ns | | WE14 | Clock rise to EIM_LBA_B valid | -0.5 × t × (k+1) - 1.25 | -0.5 × t × (k+1) + 2.25 | ns | | WE15 | Clock rise to EIM_LBA_B invalid | 0.5 × t × (k+1) - 1.25 | $0.5 \times t \times (k+1) + 2.25$ | ns | | WE16 | Clock rise to output data valid | -0.5 × t × (k+1) - 1.25 | -0.5 × t × (k+1) + 2.25 | ns | | WE17 | Clock rise to output data invalid | 0.5 × t × (k+1) - 1.25 | $0.5 \times t \times (k+1) + 2.25$ | ns | | WE18 | Input data setup time to clock rise | 2.3 | _ | ns | | WE19 | Input data hold time from clock rise | 2 | _ | ns | | WE20 | EIM_WAIT_B setup time to clock rise | 2 | _ | ns | | WE21 | EIM_WAIT_B hold time from clock rise | 2 | _ | ns | k represents register setting BCD value. t is clock period (1/Freq). For 104 MHz, t = 9.165 ns. Figure 12 to Figure 15 provide few examples of basic EIM accesses to external memory devices with the timing parameters mentioned previously for specific control parameters settings. Figure 12. Synchronous Memory Read Access, WSC=1 Figure 13. Synchronous Memory, Write Access, WSC=1, WBEA=0 and WADVN=0 Figure 14. Muxed Address/Data (A/D) Mode, Synchronous Write Access, WSC=6,ADVA=0, ADVN=1, and ADH=1 ### NOTE In 32-bit muxed address/data (A/D) mode the 16 MSBs are driven on the data bus. Figure 15. 16-Bit Muxed A/D Mode, Synchronous Read Access, WSC=7, RADVN=1, ADH=1, OEA=0 ## 4.9.3.4 General EIM Timing-Asynchronous Mode Figure 16 through Figure 20 and Table 37 provide timing parameters relative to the chip select (CS) state for asynchronous and DTACK EIM accesses with corresponding EIM bit fields and the timing parameters mentioned above. Asynchronous read & write access length in cycles may vary from what is shown in Figure 16 through Figure 19 as RWSC, OEN & CSN is configured differently. See the i.MX 6Dual/6Quad reference manual (IMX6DQRM) for the EIM programming model. Figure 16. Asynchronous Memory Read Access (RWSC = 5) 56 #### **Electrical Characteristics** Figure 17. Asynchronous A/D Muxed Read Access (RWSC = 5) Figure 18. Asynchronous Memory Write Access Freescale Semiconductor Inc. Figure 19. Asynchronous A/D Muxed Write Access Figure 20. DTACK Mode Read Access (DAP=0) Figure 21. DTACK Mode Write Access (DAP=0) Table 37. EIM Asynchronous Timing Parameters Relative to Chip Select 1, 2 | Ref No. | Parameter | Determination by Synchronous measured parameters | Min | Max | Unit | |---------|---------------------------------------------------------|--------------------------------------------------|---------------------------------|----------------------------------------|------| | WE31 | EIM_CSx_B valid to Address Valid | WE4-WE6-CSA×t | -3.5-CSA×t | 3.5-CSA×t | ns | | | Address Invalid to EIM_CSx_B<br>Invalid | WE7-WE5-CSN×t | -3.5-CSN×t | 3.5-CSN×t | ns | | | EIM_CSx_B valid to Address<br>Invalid | t+WE4-WE7+<br>(ADVN+ADVA+1-CSA)×t | t - 3.5+(ADVN+A<br>DVA+1-CSA)×t | t + 3.5+(ADVN+ADVA+<br>1-CSA)×t | ns | | WE33 | EIM_CSx_B Valid to EIM_WE_B<br>Valid | WE8-WE6+(WEA-WCSA)×t | -3.5+(WEA-WCS<br>A)×t | 3.5+(WEA-WCSA)×t | ns | | | EIM_WE_B Invalid to EIM_CSx_B Invalid | WE7-WE9+(WEN-WCSN)×t | -3.5+(WEN-WCS<br>N)×t | 3.5+(WEN-WCSN)×t | ns | | WE35 | EIM_CSx_B Valid to EIM_OE_B<br>Valid | WE10- WE6+(OEA-RCSA)×t | -3.5+(OEA-RCS<br>A)×t | 3.5+(OEA-RCSA)×t | ns | | | EIM_CSx_B Valid to EIM_OE_B<br>Valid | WE10-WE6+(OEA+RADVN+R<br>ADVA+ADH+1-RCSA)×t | , | 3.5+(OEA+RADVN+RA<br>DVA+ADH+1-RCSA)×t | | | | EIM_OE_B Invalid to EIM_CSx_B<br>Invalid | WE7-WE11+(OEN-RCSN)×t | -3.5+(OEN-RCS<br>N)×t | 3.5+(OEN-RCSN)×t | ns | | WE37 | EIM_CSx_B Valid to EIM_EBx_B<br>Valid (Read access) | WE12-WE6+(RBEA-RCSA)×t | -3.5+(RBEA- RC<br>SA)×t | 3.5+(RBEA - RCSA)×t | ns | | | EIM_EBx_B Invalid to<br>EIM_CSx_B Invalid (Read access) | WE7-WE13+(RBEN-RCSN)×t | -3.5+<br>(RBEN-RCSN)×t | 3.5+(RBEN-RCSN)×t | ns | | WE39 | EIM_CSx_B Valid to EIM_LBA_B<br>Valid | WE14-WE6+(ADVA-CSA)×t | -3.5+<br>(ADVA-CSA)×t | 3.5+(ADVA-CSA)×t | ns | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 58 Freescale Semiconductor Inc. Table 37. EIM Asynchronous Timing Parameters Relative to Chip Select<sup>1, 2</sup> (continued) | Ref No. | Parameter | Determination by Synchronous measured parameters | Min | Max | Unit | |-------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------|------------------------------------|------| | WE40 | EIM_LBA_B Invalid to<br>EIM_CSx_B Invalid (ADVL is<br>asserted) | WE7-WE15-CSN×t | -3.5-CSN×t | 3.5-CSN×t | ns | | WE40A<br>(muxed<br>A/D) | EIM_CSx_B Valid to EIM_LBA_B<br>Invalid | WE14-WE6+(ADVN+ADVA+1-<br>CSA)×t | -3.5+(ADVN+AD<br>VA+1-CSA)×t | 3.5+(ADVN+ADVA<br>+1-CSA)×t | ns | | WE41 | EIM_CSx_B Valid to Output Data<br>Valid | WE16-WE6-WCSA×t | -3.5-WCSA×t | 3.5-WCSA×t | ns | | WE41A<br>(muxed<br>A/D) | EIM_CSx_B Valid to Output Data<br>Valid | WE16-WE6+(WADVN+WADVA<br>+ADH+1-WCSA)×t | -3.5+(WADVN+<br>WADVA<br>+ADH+1-WCSA)<br>×t | 3.5+(WADVN+WADVA<br>+ADH+1-WCSA)×t | ns | | WE42 | Output Data Invalid to EIM_CSx_B<br>Invalid | WE17-WE7-CSN×t | -3.5-CSN×t | 3.5-CSN×t | ns | | MAXCO | Output maximum delay from internal driving EIM_ADDRxx/control flip-flops to chip outputs. | 10 | _ | 10 | ns | | MAXCSO | Output maximum delay from internal chip selects driving flip-flops to EIM_CSx_B out. | 10 | 1 | 10 | ns | | MAXDI | EIM_DATAxx MAXIMUM delay<br>from chip input data to its internal<br>flip-flop | 5 | 1 | 5 | ns | | WE43 | Input Data Valid to EIM_CSx_B Invalid | MAXCO-MAXCSO+MAXDI | MAXCO-MAXCS<br>O+MAXDI | _ | ns | | WE44 | EIM_CSx_B Invalid to Input Data<br>Invalid | 0 | 0 | _ | ns | | WE45 | EIM_CSx_B Valid to EIM_EBx_B<br>Valid (Write access) | WE12-WE6+(WBEA-WCSA)×t | -3.5+(WBEA-WC<br>SA)×t | 3.5+(WBEA-WCSA)×t | ns | | WE46 | EIM_EBx_B Invalid to<br>EIM_CSx_B Invalid (Write access) | WE7-WE13+(WBEN-WCSN)×t | -3.5+(WBEN-WC<br>SN)×t | 3.5+(WBEN-WCSN)×t | ns | | MAXDTI | Maximum delay from EIM_DTACK_B input to its internal flip-flop + 2 cycles for synchronization | 10 | _ | 10 | ns | | WE47 | EIM_DTACK_B Active to<br>EIM_CSx_B Invalid | MAXCO-MAXCSO+MAXDTI | MAXCO-MAXCS<br>O+MAXDTI | _ | ns | | WE48 | EIM_CSx_B Invalid to<br>EIM_DTACK_B invalid | 0 | 0 | _ | ns | For more information on configuration parameters mentioned in this table, see the i.MX 6Dual/6Quad reference manual (IMX6DQRM). - <sup>2</sup> In this table: - t means clock period from axi\_clk frequency. - CSA means register setting for WCSA when in write operations or RCSA when in read operations. - CSN means register setting for WCSN when in write operations or RCSN when in read operations. - ADVN means register setting for WADVN when in write operations or RADVN when in read operations. - · ADVA means register setting for WADVA when in write operations or RADVA when in read operations. # 4.9.4 DDR SDRAM Specific Parameters (DDR3/DDR3L and LPDDR2) ## 4.9.4.1 DDR3/DDR3L Parameters Figure 22 shows the DDR3/DDR3L basic timing diagram. The timing parameters for this diagram appear in Table 38. Figure 22. DDR3/DDR3L Command and Address Timing Diagram Table 38. DDR3/DDR3L Timing Parameter | ID | Parameter <sup>1,2</sup> | Symbol CK = 532 M | | 32 MHz | Unit | |------|--------------------------------------|-------------------|------|--------|------| | | Falameter | Syllibol | Min | Max | Onit | | DDR1 | DRAM_SDCLKx_P clock high-level width | tсн | 0.47 | 0.53 | tcĸ | | DDR2 | DRAM_SDCLKx_P clock low-level width | tCL | 0.47 | 0.53 | tcĸ | | Table 38. DDR3/DDR3L Timing Parameter (continued) | |---------------------------------------------------| |---------------------------------------------------| | ID | Parameter <sup>1,2</sup> | Symbol | CK = 53 | 32 MHz | Unit | |------|------------------------------------------------------------------------------------|--------|---------|--------|-------| | | raiametei * | Symbol | Min | Max | Offic | | DDR4 | DRAM_CSx_B, DRAM_RAS_B, DRAM_CAS_B, DRAM_SDCKEx, DRAM_SDWE_B, DRAM_ODTx setup time | tis | 500 | _ | ps | | DDR5 | DRAM_CSx_B, DRAM_RAS_B, DRAM_CAS_B, DRAM_SDCKEx, DRAM_SDWE_B, DRAM_ODTx hold time | tıH | 400 | _ | ps | | DDR6 | Address output setup time | tıs | 500 | _ | ps | | DDR7 | Address output hold time | tıH | 400 | _ | ps | <sup>&</sup>lt;sup>1</sup> All measurements are in reference to Vref level. Figure 23 shows the DDR3/DDR3L write timing diagram. The timing parameters for this diagram appear in Table 39. Figure 23. DDR3/DDR3L Write Cycle Table 39. DDR3/DDR3L Write Cycle | ID | Parameter <sup>1,2,3</sup> | | CK = 532 MHz | | Unit | |-------|----------------------------------------------------------------------------|-------|------------------|-------|------| | " | | | Min | Max | Oill | | DDR17 | DRAM_DATAxx and DRAM_DQMx setup time to DRAM_SDQSx_P (differential strobe) | tos | 125 <sup>4</sup> | _ | ps | | DDR18 | DRAM_DATAxx and DRAM_DQMx hold time to DRAM_SDQSx_P (differential strobe) | tDH | 150 <sup>4</sup> | _ | ps | | DDR21 | DRAM_SDQSx_P latching rising transitions to associated clock edges | tDQSS | -0.25 | +0.25 | tCK | | DDR22 | DRAM_SDQSx_P high level width | tDQSH | 0.45 | 0.55 | tCK | | DDR23 | DRAM_SDQSx_P low level width | tDQSL | 0.45 | 0.55 | tCK | To receive the reported setup and hold values, write calibration should be performed to locate the DRAM\_SDQSx\_P in the middle of DRAM\_DATAxx window. Freescale Semiconductor Inc. 61 <sup>&</sup>lt;sup>2</sup> Measurements were done using balanced load and 25 $\Omega$ resistor from outputs to DRAM\_VREF. <sup>&</sup>lt;sup>2</sup> All measurements are in reference to Vref level. $<sup>^3</sup>$ Measurements were taken using balanced load and 25 $\Omega$ resistor from outputs to DRAM\_VREF Figure 24 shows the DDR3/DDR3L read timing diagram. The timing parameters for this diagram appear in Table 40. Figure 24. DDR3/DDR3L Read Cycle ## 4.9.4.2 LPDDR2 Parameters Table 40. DDR3/DDR3L Read Cycle | ID | ID Parameter <sup>1,2,3</sup> | | CK = 532 MHz | | Unit | |-------|--------------------------------------------------|--------|--------------|-----|------| | | T didiletes | Symbol | Min | Max | J | | DDR26 | Minimum required DRAM_DATAxx valid window width. | _ | 450 | _ | ps | <sup>&</sup>lt;sup>1</sup> To receive the reported setup and hold values, the read calibration must be performed to locate the DRAM\_SDQSx\_P in the middle of DRAM\_DATAxx window. Figure 25 shows the LPDDR2 basic timing diagram. The timing parameters for this diagram appear in Table 41. Figure 25. LPDDR2 Command and Address Timing Diagram <sup>&</sup>lt;sup>4</sup> Refer to JEDEC DDR3 SDRAM Standards for Data Setup (tDS), Hold (tDH) and Slew Rate Derating tables. <sup>&</sup>lt;sup>2</sup> All measurements are in reference to Vref level. $<sup>^3</sup>$ Measurements were completed using balanced load and a 25 $\Omega$ resistor from outputs to DRAM\_VREF. ps ps LP3 LP4 | ID | Parameter <sup>1,2</sup> | Symbol | CK = 53 | Unit | | |-----|--------------------------------------|--------|---------|------|------| | lD | raiametei / | Symbol | Min | Max | Onit | | LP1 | DRAM_SDCLKx_P clock high-level width | tсн | 0.45 | 0.55 | tcĸ | | LP2 | DRAM_SDCLKx_P clock low-level width | tcL | 0.45 | 0.55 | tcĸ | | LP3 | DRAM_CSx_B, DRAM_ADDRxx setup time | tıs | 270 | _ | ps | | LP4 | DRAM_CSx_B, DRAM_ADDRxx hold time | tıн | 270 | _ | ps | tıs tıн 230 230 Table 41. LPDDR2 Timing Parameter DRAM\_ADDRxx setup time Figure 26 shows the LPDDR2 write timing diagram. The timing parameters for this diagram appear in Table 42. Figure 26. LPDDR2 Write Cycle Table 42. LPDDR2 Write Cycle | ID | Parameter <sup>1,2,3</sup> | | CK = 532 MHz | | Unit | |------|----------------------------------------------------------------------------|-------|--------------|------|-------| | l lb | | | Min | Max | Oilit | | LP17 | DRAM_DATAxx and DRAM_DQMx setup time to DRAM_SDQSx_P (differential strobe) | tos | 235 | _ | ps | | LP18 | DRAM_DATAxx and DRAM_DQMx hold time to DRAM_SDQSx_P (differential strobe) | tDH | 235 | _ | ps | | LP21 | DRAM_SDQSx_P latching rising transitions to associated clock edges | tDQSS | 0.75 | 1.25 | tCK | | LP22 | DRAM_SDQSx_P high level width | tDQSH | 0.4 | _ | tCK | | LP23 | DRAM_SDQSx_P low level width | tDQSL | 0.4 | _ | tCK | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 DRAM ADDRxx hold time All measurements are in reference to Vref level. <sup>&</sup>lt;sup>2</sup> Measurements were completed using balanced load and a 25 $\Omega$ resistor from outputs to DRAM\_VREF. - To receive the reported setup and hold values, the write calibration must be performed to locate the DRAM\_SDQSx\_P in the middle of DRAM\_DATAxx window. - <sup>2</sup> All measurements are in reference to Vref level. - $^3$ Measurements were completed using balanced load and a 25 $\Omega$ resistor from outputs to DRAM\_VREF. Figure 27 shows the LPDDR2 read timing diagram. The timing parameters for this diagram appear in Table 43. Figure 27. LPDDR2 Read Cycle Table 43. LPDDR2 Read Cycle | ID | Parameter <sup>1,2,3</sup> | Symbol | CK = 532 MHz | | Unit | |------|------------------------------------------------------------|--------|--------------|-----|--------| | | Tarameter | Cymbol | Min | Max | O.I.I. | | LP26 | Minimum required DRAM_DATAxx valid window width for LPDDR2 | _ | 250 | _ | ps | To receive the reported setup and hold values, read calibration must be performed to locate the DRAM\_SDQSx\_P in the middle of DRAM\_DATAxx window. # 4.10 General-Purpose Media Interface (GPMI) Timing The i.MX 6Dual/6Quad GPMI controller is a flexible interface NAND Flash controller with 8-bit data width, up to 200 MB/s I/O speed and individual chip select. It supports Asynchronous timing mode, Source Synchronous timing mode, and Samsung Toggle timing mode separately described in the following subsections. <sup>&</sup>lt;sup>2</sup> All measurements are in reference to Vref level. <sup>&</sup>lt;sup>3</sup> Measurements were completed using balanced load and a 25 $\Omega$ resistor from outputs to DRAM\_VREF. # 4.10.1 Asynchronous Mode AC Timing (ONFI 1.0 Compatible) Asynchronous mode AC timings are provided as multiplications of the clock cycle and fixed delay. The Maximum I/O speed of GPMI in Asynchronous mode is about 50 MB/s. Figure 28 through Figure 31 depict the relative timing between GPMI signals at the module level for different operations under Asynchronous mode. Table 44 describes the timing parameters (NF1–NF17) that are shown in the figures. Figure 28. Command Latch Cycle Timing Diagram Figure 29. Address Latch Cycle Timing Diagram Figure 30. Write Data Latch Cycle Timing Diagram Figure 31. Read Data Latch Cycle Timing Diagram (Non-EDO Mode) Figure 32. Read Data Latch Cycle Timing Diagram (EDO Mode) Table 44. Asynchronous Mode Timing Parameters<sup>1</sup> | ID | Parameter | Symbol | Tim<br>T = GPMI C | • | Unit | |------|--------------------------|------------------|--------------------------------------------|---------------------------|------| | | | | Min | Max | | | NF1 | NAND_CLE setup time | tCLS | $(AS + DS) \times T - 0.12 [see^{2.3}]$ | | ns | | NF2 | NAND_CLE hold time | tCLH | DH × T - 0. | .72 [see <sup>2</sup> ] | ns | | NF3 | NAND_CEx_B setup time | tCS | (AS + DS + 1) | )×T [see <sup>3,2</sup> ] | ns | | NF4 | NAND_CEx_B hold time | tCH | (DH+1) × T - 1 [see <sup>2</sup> ] | | ns | | NF5 | NAND_WE_B pulse width | tWP | DS × T [see <sup>2</sup> ] | | ns | | NF6 | NAND_ALE setup time | tALS | (AS + DS) × T - 0.49 [see <sup>3,2</sup> ] | | ns | | NF7 | NAND_ALE hold time | tALH | (DH × T - 0.42 [see <sup>2</sup> ] | | ns | | NF8 | Data setup time | tDS | DS × T - 0. | 26 [see <sup>2</sup> ] | ns | | NF9 | Data hold time | tDH | DH × T - 1. | .37 [see <sup>2</sup> ] | ns | | NF10 | Write cycle time | tWC | (DS + DH) | ×T [see <sup>2</sup> ] | ns | | NF11 | NAND_WE_B hold time | tWH | $DH \times T$ | [see <sup>2</sup> ] | ns | | NF12 | Ready to NAND_RE_B low | tRR <sup>4</sup> | $(AS + 2) \times T [see ^{3,2}]$ | _ | ns | | NF13 | NAND_RE_B pulse width | tRP | DS × T [see <sup>2</sup> ] | | ns | | NF14 | READ cycle time | tRC | (DS + DH) $\times$ T [see $^2$ ] | | ns | | NF15 | NAND_RE_B high hold time | tREH | DH×T | [see <sup>2</sup> ] | ns | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 66 Freescale Semiconductor Inc. ## Table 44. Asynchronous Mode Timing Parameters<sup>1</sup> (continued) | ID | Parameter | Symbol | Timing<br>T = GPMI Clock Cycle | | Unit | |------|--------------------|--------|----------------------------------|--------------------------------------------|------| | | | | Min | Max | | | NF16 | Data setup on read | tDSR | _ | (DS × T -0.67)/18.38 [see <sup>5,6</sup> ] | ns | | NF17 | Data hold on read | tDHR | 0.82/11.83 [see <sup>5,6</sup> ] | _ | ns | The GPMI asynchronous mode output timing can be controlled by the module's internal registers HW\_GPMI\_TIMING0\_ADDRESS\_SETUP, HW\_GPMI\_TIMING0\_DATA\_SETUP, and HW\_GPMI\_TIMING0\_DATA\_HOLD. This AC timing depends on these registers settings. In the table, AS/DS/DH represents each of these settings. In EDO mode (Figure 32), NF16/NF17 are different from the definition in non-EDO mode (Figure 31). They are called tREA/tRHOH (NAND\_RE\_B access time/NAND\_RE\_B HIGH to output hold). The typical value for them are 16 ns (max for tREA)/15 ns (min for tRHOH) at 50 MB/s EDO mode. In EDO mode, GPMI will sample NAND\_DATAxx at rising edge of delayed NAND\_RE\_B provided by an internal DPLL. The delay value can be controlled by GPMI\_CTRL1.RDN\_DELAY (see the GPMI chapter of the i.MX 6Dual/6Quad reference manual (IMX6DQRM)). The typical value of this control register is 0x8 at 50 MT/s EDO mode. However, if the board delay is large enough and cannot be ignored, the delay value should be made larger to compensate the board delay. <sup>&</sup>lt;sup>2</sup> AS minimum value can be 0, while DS/DH minimum value is 1. <sup>&</sup>lt;sup>3</sup> T = GPMI clock period -0.075ns (half of maximum p-p jitter). <sup>&</sup>lt;sup>4</sup> NF12 is met automatically by the design. <sup>&</sup>lt;sup>5</sup> Non-EDO mode. <sup>&</sup>lt;sup>6</sup> EDO mode, GPMI clock ≈ 100 MHz (AS=DS=DH=1, GPMI\_CTL1 [RDN\_DELAY] = 8, GPMI\_CTL1 [HALF\_PERIOD] = 0). # 4.10.2 Source Synchronous Mode AC Timing (ONFI 2.x Compatible) Figure 33 shows the write and read timing of Source Synchronous mode. Figure 33. Source Synchronous Mode Command and Address Timing Diagram Figure 34. Source Synchronous Mode Data Write Timing Diagram Figure 35. Source Synchronous Mode Data Read Timing Diagram Freescale Semiconductor Inc. 69 Figure 36. NAND\_DQS/NAND\_DQ Read Valid Window Table 45. Source Synchronous Mode Timing Parameters<sup>1</sup> | ID | Parameter | Symbol Timing T = GPMI Clock | | Timing T = GPMI Clock Cycle | | |------|------------------------------------------------|------------------------------|-------------------------------------------|-----------------------------|----| | | | | Min | Max | | | NF18 | NAND_CEx_B access time | tCE | CE_DELAY × T - | 0.79 [see <sup>2</sup> ] | ns | | NF19 | NAND_CEx_B hold time | tCH | 0.5 × tCK - 0.6 | 3 [see <sup>2</sup> ] | ns | | NF20 | Command/address NAND_DATAxx setup time | tCAS | 0.5 × tCK - 0.05 | | ns | | NF21 | Command/address NAND_DATAxx hold time | tCAH | 0.5 × tCK - 1.23 | | ns | | NF22 | clock period | tCK | _ | | ns | | NF23 | preamble delay | tPRE | PRE_DELAY × T - 0.29 [see <sup>2</sup> ] | | ns | | NF24 | postamble delay | tPOST | POST_DELAY × T - 0.78 [see <sup>2</sup> ] | | ns | | NF25 | NAND_CLE and NAND_ALE setup time | tCALS | 0.5 × tCK - | 0.86 | ns | | NF26 | NAND_CLE and NAND_ALE hold time | tCALH | 0.5 × tCK - | 0.37 | ns | | NF27 | NAND_CLK to first NAND_DQS latching transition | tDQSS | T - 0.41 [s | ee <sup>2</sup> ] | ns | | NF28 | Data write setup | tDS | 0.25 × tCK - 0.35 | | _ | | NF29 | Data write hold | tDH | 0.25 × tCK - 0.85 | | _ | | NF30 | NAND_DQS/NAND_DQ read setup skew | tDQSQ | _ | 2.06 | _ | | NF31 | NAND_DQS/NAND_DQ read hold skew | tQHS | _ | 1.95 | _ | The GPMI source synchronous mode output timing can be controlled by the module's internal registers GPMI\_TIMING2\_CE\_DELAY, GPMI\_TIMING\_PREAMBLE\_DELAY, GPMI\_TIMING2\_POST\_DELAY. This AC timing depends on these registers settings. In the table, CE\_DELAY/PRE\_DELAY/POST\_DELAY represents each of these settings. Figure 36 shows the timing diagram of NAND\_DQS/NAND\_DATAxx read valid window. For Source Synchronous mode, the typical value of tDQSQ is 0.85 ns (max) and 1 ns (max) for tQHS at 200MB/s. GPMI will sample NAND\_DATA[7:0] at both rising and falling edge of a delayed NAND\_DQS signal, which can be provided by an internal DPLL. The delay value can be controlled by GPMI register GPMI\_READ\_DDR\_DLL\_CTRL.SLV\_DLY\_TARGET (see the GPMI chapter of the i.MX 6Dual/6Quad reference manual (IMX6DQRM)). Generally, the typical delay value of this register is equal to 0x7 which means 1/4 clock cycle delay expected. However, if the board delay is large enough and cannot be ignored, the delay value should be made larger to compensate the board delay. <sup>&</sup>lt;sup>2</sup> T = tCK (GPMI clock period) -0.075ns (half of maximum p-p jitter). # 4.10.3 Samsung Toggle Mode AC Timing # 4.10.3.1 Command and Address Timing Samsung Toggle mode command and address timing is the same as ONFI 1.0 compatible Async mode AC timing. See Section 4.10.1, "Asynchronous Mode AC Timing (ONFI 1.0 Compatible)" for details. ## 4.10.3.2 Read and Write Timing Figure 37. Samsung Toggle Mode Data Write Timing Figure 38. Samsung Toggle Mode Data Read Timing Table 46. Samsung Toggle Mode Timing Parameters<sup>1</sup> | ID | ID Parameter | | Parameter Sy | | Timing<br>T = GPMI Clock C | Sycle | Unit | |------|----------------------------------------|-------|--------------------------------------------|------------------|----------------------------|-------|------| | | | | Min | Max | | | | | NF1 | NAND_CLE setup time | tCLS | (AS + DS) × T - 0.12 [see <sup>2,3</sup> ] | | T — | | | | NF2 | NAND_CLE hold time | tCLH | DH × T - 0.72 [se | e <sup>2</sup> ] | _ | | | | NF3 | NAND_CEx_B setup time | tCS | (AS + DS) × T - 0.58 [see <sup>3,2</sup> ] | | _ | | | | NF4 | NAND_CEx_B hold time | tCH | DH × T - 1 [see <sup>2</sup> ] | | | | | | NF5 | NAND_WE_B pulse width | tWP | DS × T [see <sup>2</sup> ] | | _ | | | | NF6 | NAND_ALE setup time | tALS | (AS + DS) × T - 0.49 [see <sup>3,2</sup> ] | | | | | | NF7 | NAND_ALE hold time | tALH | DH × T - 0.42 [se | e <sup>2</sup> ] | _ | | | | NF8 | Command/address NAND_DATAxx setup time | tCAS | DS × T - 0.26 [se | e <sup>2</sup> ] | _ | | | | NF9 | Command/address NAND_DATAxx hold time | tCAH | DH × T - 1.37 [se | e <sup>2</sup> ] | _ | | | | NF18 | NAND_CEx_B access time | tCE | CE_DELAY × T [see <sup>4,2</sup> ] | _ | ns | | | | NF22 | clock period | tCK | _ | _ | ns | | | | NF23 | preamble delay | tPRE | PRE_DELAY × T [see <sup>5,2</sup> ] | _ | ns | | | | NF24 | postamble delay | tPOST | POST_DELAY × T +0.43 [see <sup>2</sup> ] | _ | ns | | | | Table 46. Samsung | <b>Toggle Mode</b> | Timina | Parameters <sup>1</sup> | (continued) | ) | |----------------------|--------------------|--------|-------------------------|----------------------------|---| | Table to. Sallisuliy | roggie mode | immig | raiameters | (COIILIIIu <del>c</del> u) | , | | ID | Parameter | Symbol | Timing<br>T = GPMI Clock C | Cycle | Unit | |------|----------------------------------|--------------------|----------------------------|--------------|------| | | | | Min | Max | | | NF28 | Data write setup | tDS <sup>6</sup> | 0.25 × tCK - 0.32 | <del>-</del> | ns | | NF29 | Data write hold | tDH <sup>6</sup> | 0.25 × tCK - 0.79 | _ | ns | | NF30 | NAND_DQS/NAND_DQ read setup skew | tDQSQ <sup>7</sup> | _ | 3.18 | _ | | NF31 | NAND_DQS/NAND_DQ read hold skew | tQHS <sup>7</sup> | _ | 3.27 | | The GPMI toggle mode output timing can be controlled by the module's internal registers HW\_GPMI\_TIMING0\_ADDRESS\_SETUP, HW\_GPMI\_TIMING0\_DATA\_SETUP, and HW\_GPMI\_TIMING0\_DATA\_HOLD. This AC timing depends on these registers settings. In the table, AS/DS/DH represents each of these settings. Figure 36 shows the timing diagram of NAND\_DQS/NAND\_DATAxx read valid window. For DDR Toggle mode, the typical value of tDQSQ is 1.4 ns (max) and 1.4 ns (max) for tQHS at 133 MB/s. GPMI will sample NAND\_DATA[7:0] at both rising and falling edge of a delayed NAND\_DQS signal, which is provided by an internal DPLL. The delay value of this register can be controlled by GPMI register GPMI\_READ\_DDR\_DLL\_CTRL.SLV\_DLY\_TARGET (see the GPMI chapter of the i.MX 6Dual/6Quad reference manual (IMX6DQRM)). Generally, the typical delay value is equal to 0x7 which means 1/4 clock cycle delay expected. However, if the board delay is large enough and cannot be ignored, the delay value should be made larger to compensate the board delay. # 4.11 External Peripheral Interface Parameters The following subsections provide information on external peripheral interfaces. # 4.11.1 AUDMUX Timing Parameters The AUDMUX provides a programmable interconnect logic for voice, audio, and data routing between internal serial interfaces (SSIs) and external serial interfaces (audio and voice codecs). The AC timing of AUDMUX external pins is governed by the SSI module. For more information, see the respective SSI electrical specifications found within this document. # 4.11.2 ECSPI Timing Parameters This section describes the timing parameters of the ECSPI block. The ECSPI has separate timing parameters for master and slave modes. <sup>&</sup>lt;sup>2</sup> AS minimum value can be 0, while DS/DH minimum value is 1. <sup>&</sup>lt;sup>3</sup> T = tCK (GPMI clock period) -0.075ns (half of maximum p-p jitter). <sup>&</sup>lt;sup>4</sup> CE\_DELAY represents HW\_GPMI\_TIMING2[CE\_DELAY]. NF18 is met automatically by the design. Read/Write operation is started with enough time of ALE/CLE assertion to low level. <sup>&</sup>lt;sup>5</sup> PRE\_DELAY+1) $\geq$ (AS+DS) <sup>&</sup>lt;sup>6</sup> Shown in Figure 34. <sup>&</sup>lt;sup>7</sup> Shown in Figure 35. # 4.11.2.1 ECSPI Master Mode Timing Figure 39 depicts the timing of ECSPI in master mode and Table 47 lists the ECSPI master mode timing characteristics. Note: ECSPIx\_MOSI is always driven (not tri-stated) between actual data transmissions. This limits the ECSPI to be connected between a single master and a single slave. Figure 39. ECSPI Master Mode Timing Diagram **Table 47. ECSPI Master Mode Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |------|-----------------------------------------------------------|------------------------|-----------------------------|-----|------| | CS1 | ECSPIx_SCLK Cycle Time-Read | t <sub>clk</sub> | | _ | ns | | | • Slow group <sup>1</sup> | | 55 | | | | | • Fast group <sup>2</sup> | | 40 | | | | | ECSPIx_SCLK Cycle Time-Write | | 15 | | | | CS2 | ECSPIx_SCLK High or Low Time-Read | t <sub>SW</sub> | | _ | ns | | | • Slow group <sup>1</sup> | | 26 | | | | | • Fast group <sup>2</sup> | | 20 | | | | | ECSPIx_SCLK High or Low Time–Write | | 7 | | | | CS3 | ECSPIx_SCLK Rise or Fall <sup>3</sup> | t <sub>RISE/FALL</sub> | _ | _ | ns | | CS4 | ECSPIx_SSx pulse width | t <sub>CSLH</sub> | Half ECSPIx_SCLK period | _ | ns | | CS5 | ECSPIx_SSx Lead Time (CS setup time) | t <sub>SCS</sub> | Half ECSPIx_SCLK period - 4 | _ | ns | | CS6 | ECSPIx_SSx Lag Time (CS hold time) | t <sub>HCS</sub> | Half ECSPIx_SCLK period - 2 | _ | ns | | CS7 | ECSPIx_MOSI Propagation Delay (C <sub>LOAD</sub> = 20 pF) | t <sub>PDmosi</sub> | -1 | 1 | ns | | CS8 | ECSPIx_MISO Setup Time | t <sub>Smiso</sub> | | _ | ns | | | • Slow group <sup>1</sup> | | 21.5 | | | | | • Fast group <sup>2</sup> | | 16 | | | | CS9 | ECSPIx_MISO Hold Time | t <sub>Hmiso</sub> | 0 | _ | ns | | CS10 | ECSPIx_RDY to ECSPIx_SSx Time <sup>4</sup> | t <sub>SDRY</sub> | 5 | _ | ns | <sup>1</sup> ECSPI slow includes: ${\tt ECSPI1/DISP0\_DAT22, ECSPI1/KEY\_COL1, ECSPI1/CSI0\_DAT6, ECSPI2/EIM\_OE, ECSPI2/ESI0\_DAT10, ECSPI3/DISP0\_DAT2}$ ECSPI1/EIM\_D17, ECSPI4/EIM\_D22, ECSPI5/SD2\_DAT0, ECSPI5/SD1\_DAT0 <sup>&</sup>lt;sup>2</sup> ECSPI fast includes: <sup>&</sup>lt;sup>3</sup> See specific I/O AC parameters Section 4.7, "I/O AC Parameters." ECSPI\_RDY is sampled internally by ipg\_clk and is asynchronous to all other CSPI signals. ### 4.11.2.2 ECSPI Slave Mode Timing Figure 40 depicts the timing of ECSPI in slave mode and Table 48 lists the ECSPI slave mode timing characteristics. Note: ECSPIx\_MISO is always driven (not tri-stated) between actual data transmissions. This limits the ECSPI to be connected between a single master and a single slave. Figure 40. ECSPI Slave Mode Timing Diagram **Table 48. ECSPI Slave Mode Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |-----|--------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------|----------|------| | CS1 | ECSPIx_SCLK Cycle Time—Read • Slow group <sup>1</sup> • Fast group <sup>2</sup> ECSPIx_SCLK Cycle Time—Write | t <sub>clk</sub> | 55<br>40<br>15 | _ | ns | | CS2 | ECSPIx_SCLK High or Low Time—Read • Slow group <sup>1</sup> • Fast group <sup>2</sup> ECSPIx_SCLK High or Low Time—Write | t <sub>SW</sub> | 26<br>20<br>7 | _ | ns | | CS4 | ECSPIx_SSx pulse width | t <sub>CSLH</sub> | Half ECSPIx_SCLK period | _ | ns | | CS5 | ECSPIx_SSx Lead Time (CS setup time) | t <sub>SCS</sub> | 5 | _ | ns | | CS6 | ECSPIx_SSx Lag Time (CS hold time) | t <sub>HCS</sub> | 5 | _ | ns | | CS7 | ECSPIx_MOSI Setup Time | t <sub>Smosi</sub> | 4 | _ | ns | | CS8 | ECSPIx_MOSI Hold Time | t <sub>Hmosi</sub> | 4 | _ | ns | | CS9 | ECSPIx_MISO Propagation Delay (C <sub>LOAD</sub> = 20 pF) • Slow group <sup>1</sup> • Fast group <sup>2</sup> | t <sub>PDmiso</sub> | 4 | 25<br>17 | ns | ECSPI slow includes: ECSPI1/DISP0\_DAT22, ECSPI1/KEY\_COL1, ECSPI1/CSI0\_DAT6, ECSPI2/EIM\_OE, ECSPI2/DISP0\_DAT17, ECSPI2/CSI0\_DAT10, ECSPI3/DISP0\_DAT2 ECSPI1/EIM\_D17, ECSPI4/EIM\_D22, ECSPI5/SD2\_DAT0, ECSPI5/SD1\_DAT0 <sup>&</sup>lt;sup>2</sup> ECSPI fast includes: # 4.11.3 Enhanced Serial Audio Interface (ESAI) Timing Parameters The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. Table 49 shows the interface timing values. The number field in the table refers to timing signals found in Figure 41 and Figure 42. Table 49. Enhanced Serial Audio Interface (ESAI) Timing | ID | Parameter <sup>1,2</sup> | Symbol | Expression <sup>2</sup> | Min | Max | Condition <sup>3</sup> | Unit | |----|---------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------|--------------|--------------|------------------------|------| | 62 | Clock cycle <sup>4</sup> | t <sub>SSICC</sub> | $\begin{array}{c} 4\times T_{\text{C}} \\ 4\times T_{\text{C}} \end{array}$ | 30.0<br>30.0 | _ | i ck<br>i ck | ns | | 63 | Clock high period: For internal clock For external clock | _ | $2 \times T_{C} - 9.0$ $2 \times T_{C}$ | 6<br>15 | _ | | ns | | 64 | Clock low period: For internal clock For external clock | | $ \begin{array}{c c} 2 \times T_{C} - 9.0 \\ 2 \times T_{C} \end{array} $ | 6<br>15 | _ | | ns | | 65 | ESAI_RX_CLK rising edge to ESAI_RX_FS out (bl) high | _ | _ | _ | 19.0<br>7.0 | x ck<br>i ck a | ns | | 66 | ESAI_RX_CLK rising edge to ESAI_RX_FS out (bl) low | _ | _ | _ | 19.0<br>7.0 | x ck<br>i ck a | ns | | 67 | ESAI_RX_CLK rising edge to ESAI_RX_FS out (wr) high <sup>5</sup> | _<br>_ | _<br>_ | _ | 19.0<br>9.0 | x ck<br>i ck a | ns | | 68 | ESAI_RX_CLK rising edge to ESAI_RX_FS out (wr) low <sup>5</sup> | _<br>_ | _<br>_ | _ | 19.0<br>9.0 | x ck<br>i ck a | ns | | 69 | ESAI_RX_CLK rising edge to ESAI_RX_FS out (wl) high | _ | | _ | 19.0<br>6.0 | x ck<br>i ck a | ns | | 70 | ESAI_RX_CLK rising edge to ESAI_RX_FSout (wl) low | _ | | | 17.0<br>7.0 | x ck<br>i ck a | ns | | 71 | Data in setup time before ESAI_RX_CLK (serial clock in synchronous mode) falling edge | _ | _<br>_ | 12.0<br>19.0 | _<br>_ | x ck<br>i ck | ns | | 72 | Data in hold time after ESAI_RX_CLK falling edge | _ | | 3.5<br>9.0 | _ | x ck<br>i ck | ns | | 73 | ESAI_RX_FS input (bl, wr) high before ESAI_RX_CLK falling edge <sup>5</sup> | _ | | 2.0<br>19.0 | _ | x ck<br>i ck a | ns | | 74 | ESAI_RX_FS input (wl) high before ESAI_RX_CLK falling edge | _ | _ | 2.0<br>19.0 | _<br>_ | x ck<br>i ck a | ns | | 75 | ESAI_RX_FS input hold time after ESAI_RX_CLK falling edge | _ | | 2.5<br>8.5 | _ | x ck<br>i ck a | ns | | 78 | ESAI_TX_CLK rising edge to ESAI_TX_FS out (bl) high | _<br>_ | _<br>_ | _ | 19.0<br>8.0 | x ck<br>i ck | ns | | 79 | ESAI_TX_CLK rising edge to ESAI_TX_FS out (bl) low | _ | | | 20.0<br>10.0 | x ck<br>i ck | ns | | 80 | ESAI_TX_CLK rising edge to ESAI_TX_FS out (wr) high <sup>5</sup> | _ | | | 20.0<br>10.0 | x ck<br>i ck | ns | ### Table 49. Enhanced Serial Audio Interface (ESAI) Timing (continued) | ID | Parameter <sup>1,2</sup> | Symbol | Expression <sup>2</sup> | Min | Max | Condition <sup>3</sup> | Unit | |----|-----------------------------------------------------------------------------------|--------|-------------------------|-------------|--------------|------------------------|------| | 81 | ESAI_TX_CLK rising edge to ESAI_TX_FS out (wr) low <sup>5</sup> | | | _ | 22.0<br>12.0 | x ck<br>i ck | ns | | 82 | ESAI_TX_CLK rising edge to ESAI_TX_FS out (wl) high | _ | | _ | 19.0<br>9.0 | x ck<br>i ck | ns | | 83 | ESAI_TX_CLK rising edge to ESAI_TX_FS out (wl) low | _ | _ | _ | 20.0<br>10.0 | x ck<br>i ck | ns | | 84 | ESAI_TX_CLK rising edge to data out enable from high impedance | _ | _ | _ | 22.0<br>17.0 | x ck<br>i ck | ns | | 86 | ESAI_TX_CLK rising edge to data out valid | _ | | _ | 19.0<br>13.0 | x ck<br>i ck | ns | | 87 | ESAI_TX_CLK rising edge to data out high impedance <sup>67</sup> | _ | _ | _ | 21.0<br>16.0 | x ck<br>i ck | ns | | 89 | ESAI_TX_FS input (bl, wr) setup time before ESAI_TX_CLK falling edge <sup>5</sup> | _ | | 2.0<br>18.0 | _ | x ck<br>i ck | ns | | 90 | ESAI_TX_FS input (wl) setup time before ESAI_TX_CLK falling edge | _ | | 2.0<br>18.0 | _ | x ck<br>i ck | ns | | 91 | ESAI_TX_FS input hold time after ESAI_TX_CLK falling edge | _ | | 4.0<br>5.0 | _ | x ck<br>i ck | ns | | 95 | ESAI_RX_HF_CLK/ESAI_TX_HF_CLK clock cycle | _ | 2 x T <sub>C</sub> | 15 | | _ | ns | | 96 | ESAI_TX_HF_CLK input rising edge to ESAI_TX_CLK output | _ | _ | _ | 18.0 | _ | ns | | 97 | ESAI_RX_HF_CLK input rising edge to ESAI_RX_CLK output | _ | _ | _ | 18.0 | _ | ns | <sup>1</sup> i ck = internal clock (asynchronous implies that ESAI\_TX\_CLK and ESAI\_RX\_CLK are two different clocks) i ck s = internal clock, synchronous mode (synchronous implies that ESAI\_TX\_CLK and ESAI\_RX\_CLK are the same clock) - <sup>2</sup> bl = bit length - wl = word length wr = word length relative - <sup>3</sup> ESAI\_TX\_CLK(ESAI\_TX\_CLK pin) = transmit clock - ESAI\_RX\_CLK(ESAI\_RX\_CLK pin) = receive clock - ESAI\_TX\_FS(ESAI\_TX\_FS pin) = transmit frame sync - ESAI\_RX\_FS(ESAI\_RX\_FS pin) = receive frame sync - ESAI\_TX\_HF\_CLK(ESAI\_TX\_HF\_CLK pin) = transmit high frequency clock - ESAI\_RX\_HF\_CLK(ESAI\_RX\_HF\_CLK pin) = receive high frequency clock - <sup>4</sup> For the internal clock, the external clock cycle is defined by Icyc and the ESAI control register. - <sup>5</sup> The word-relative frame sync signal waveform relative to the clock operates in the same manner as the bit-length frame sync signal waveform, but it spreads from one serial clock before the first bit clock (like the bit length frame sync signal), until the second-to-last bit clock of the first word in the frame. - <sup>6</sup> Periodically sampled and not 100% tested. x ck = external clock i ck a = internal clock, asynchronous mode Figure 41. ESAI Transmitter Timing Figure 42. ESAI Receiver Timing # 4.11.4 Ultra High Speed SD/SDIO/MMC Host Interface (uSDHC) AC Timing This section describes the electrical information of the uSDHC, which includes SD/eMMC4.3 (Single Data Rate) timing and eMMC4.4/4.1 (Dual Date Rate) timing. ### 4.11.4.1 SD/eMMC4.3 (Single Data Rate) AC Timing Figure 43 depicts the timing of SD/eMMC4.3, and Table 50 lists the SD/eMMC4.3 timing characteristics. Figure 43. SD/eMMC4.3 Timing Table 50. SD/eMMC4.3 Interface Timing Specification | ID | Parameter | Symbols | Min | Max | Unit | | | | |-----|------------------------------------------------------------------|------------------------------|------|-------|------|--|--|--| | | Card Input Clock | | | | | | | | | SD1 | Clock Frequency (Low Speed) | f <sub>PP</sub> 1 | 0 | 400 | kHz | | | | | | Clock Frequency (SD/SDIO Full Speed/High Speed) | f <sub>PP</sub> <sup>2</sup> | 0 | 25/50 | MHz | | | | | | Clock Frequency (MMC Full Speed/High Speed) | f <sub>PP</sub> <sup>3</sup> | 0 | 20/52 | MHz | | | | | | Clock Frequency (Identification Mode) | f <sub>OD</sub> | 100 | 400 | kHz | | | | | SD2 | Clock Low Time | t <sub>WL</sub> | 7 | _ | ns | | | | | SD3 | Clock High Time | t <sub>WH</sub> | 7 | _ | ns | | | | | SD4 | Clock Rise Time | t <sub>TLH</sub> | _ | 3 | ns | | | | | SD5 | Clock Fall Time | t <sub>THL</sub> | _ | 3 | ns | | | | | | eSDHC Output/Card Inputs SD_CMD, SD_DATAx (Reference to SDx_CLK) | | | | | | | | | SD6 | eSDHC Output Delay | t <sub>OD</sub> | -6.6 | 3.6 | ns | | | | | ID | Parameter | Symbols | Min | Max | Unit | | | | |-----|------------------------------------------------------------------|------------------|-----|-----|------|--|--|--| | | eSDHC Input/Card Outputs SD_CMD, SD_DATAx (Reference to SDx_CLK) | | | | | | | | | SD7 | eSDHC Input Setup Time | t <sub>ISU</sub> | 2.5 | _ | ns | | | | | SD8 | eSDHC Input Hold Time <sup>4</sup> | t <sub>IH</sub> | 1.5 | _ | ns | | | | <sup>&</sup>lt;sup>1</sup> In low speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7 to 3.6 V. # 4.11.4.2 eMMC4.4/4.41 (Dual Data Rate) eSDHCv3 AC Timing Figure 44 depicts the timing of eMMC4.4/4.41. Table 51 lists the eMMC4.4/4.41 timing characteristics. Be aware that only SDx\_DATAx is sampled on both edges of the clock (not applicable to SD\_CMD). Figure 44. eMMC4.4/4.41 Timing Table 51. eMMC4.4/4.41 Interface Timing Specification | ID | Parameter | Symbols | Min | Max | Unit | | | | |-----|-------------------------------------------------------------------|------------------|-----|-----|------|--|--|--| | | Card Input Clock | | | | | | | | | SD1 | Clock Frequency (EMMC4.4 DDR) | f <sub>PP</sub> | 0 | 52 | MHz | | | | | SD1 | Clock Frequency (SD3.0 DDR) | f <sub>PP</sub> | 0 | 50 | MHz | | | | | | uSDHC Output / Card Inputs SD_CMD, SD_DATAx (Reference to SD_CLK) | | | | | | | | | SD2 | uSDHC Output Delay | t <sub>OD</sub> | 2.5 | 7.1 | ns | | | | | | uSDHC Input / Card Outputs SD_CMD, SD_DATAx (Reference to SD_CLK) | | | | | | | | | SD3 | uSDHC Input Setup Time | t <sub>ISU</sub> | 2.6 | _ | ns | | | | | SD4 | uSDHC Input Hold Time | t <sub>IH</sub> | 1.5 | _ | ns | | | | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 <sup>&</sup>lt;sup>2</sup> In normal (full) speed mode for SD/SDIO card, clock frequency can be any value between 0–25 MHz. In high-speed mode, clock frequency can be any value between 0–50 MHz. <sup>&</sup>lt;sup>3</sup> In normal (full) speed mode for MMC card, clock frequency can be any value between 0–20 MHz. In high-speed mode, clock frequency can be any value between 0–52 MHz. <sup>&</sup>lt;sup>4</sup>To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns. ## 4.11.4.3 SDR50/SDR104 AC Timing Figure 45 depicts the timing of SDR50/SDR104, and Table 52 lists the SDR50/SDR104 timing characteristics. Figure 45. SDR50/SDR104 Timing Table 52. SDR50/SDR104 Interface Timing Specification | ID | Parameter | Symbols | Min | Max | Unit | | | | |-----|------------------------------------------------------------------------------------------|------------------|----------------------|----------------------|------|--|--|--| | | Card Input Clock | | | | | | | | | SD1 | Clock Frequency Period | t <sub>CLK</sub> | 4.8 | _ | ns | | | | | SD2 | Clock Low Time | t <sub>CL</sub> | $0.3 \times t_{CLK}$ | $0.7 \times t_{CLK}$ | ns | | | | | SD2 | Clock High Time | t <sub>CH</sub> | $0.3 \times t_{CLK}$ | $0.7 \times t_{CLK}$ | ns | | | | | | uSDHC Output/Card Inputs SD_CMD, SDx_DATAx in SDR50 (Reference to SDx_CLK) | | | | | | | | | SD4 | uSDHC Output Delay | t <sub>OD</sub> | -3 | 1 | ns | | | | | | uSDHC Output/Card Inputs SD_CMD, | SDx_DATAx in S | DR104 (Refer | ence to SDx_C | LK) | | | | | SD5 | uSDHC Output Delay | t <sub>OD</sub> | -1.6 | 1 | ns | | | | | | uSDHC Input/Card Outputs SD_CMD, | SDx_DATAx in S | SDR50 (Refere | ence to SDx_CL | -K) | | | | | SD6 | uSDHC Input Setup Time | t <sub>ISU</sub> | 2.5 | _ | ns | | | | | SD7 | uSDHC Input Hold Time | t <sub>IH</sub> | 1.5 | _ | ns | | | | | | uSDHC Input/Card Outputs SD_CMD, SDx_DATAx in SDR104 (Reference to SDx_CLK) <sup>1</sup> | | | | | | | | | SD8 | Card Output Data Window | t <sub>ODW</sub> | $0.5 \times t_{CLK}$ | _ | ns | | | | <sup>&</sup>lt;sup>1</sup>Data window in SDR100 mode is variable. ## 4.11.4.4 Bus Operation Condition for 3.3 V and 1.8 V Signaling Signalling level of SD/eMMC4.3 and eMMC4.4/4.41 modes is 3.3 V. Signalling level of SDR104/SDR50 mode is 1.8 V. The DC parameters for the NVCC\_SD1, NVCC\_SD2, and NVCC\_SD3 supplies are identical to those shown in Table 21, "GPIO I/O DC Parameters," on page 38. ## 4.11.5 Ethernet Controller (ENET) AC Electrical Specifications ### 4.11.5.1 ENET MII Mode Timing This subsection describes MII receive, transmit, asynchronous inputs, and serial management signal timings. # 4.11.5.1.1 MII Receive Signal Timing (ENET\_RX\_DATA3,2,1,0, ENET\_RX\_EN, ENET\_RX\_ER, and ENET\_RX\_CLK) The receiver functions correctly up to an ENET\_RX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the ENET\_RX\_CLK frequency. Figure 46 shows MII receive signal timings. Table 53 describes the timing parameters (M1–M4) shown in the figure. Figure 46. MII Receive Signal Timing Diagram **Table 53. MII Receive Signal Timing** | ID | Characteristic <sup>1</sup> | Min | Max | Unit | |----|------------------------------------------------------------------|-----|-----|--------------------| | M1 | ENET_RX_DATA3,2,1,0, ENET_RX_EN, ENET_RX_ER to ENET_RX_CLK setup | 5 | _ | ns | | M2 | ENET_RX_CLK to ENET_RX_DATA3,2,1,0, ENET_RX_EN, ENET_RX_ER hold | 5 | _ | ns | | МЗ | ENET_RX_CLK pulse width high | 35% | 65% | ENET_RX_CLK period | | M4 | ENET_RX_CLK pulse width low | 35% | 65% | ENET_RX_CLK period | <sup>&</sup>lt;sup>1</sup> ENET\_RX\_EN, ENET\_RX\_CLK, and ENET0\_RXD0 have the same timing in 10 Mbps 7-wire interface mode. # 4.11.5.1.2 MII Transmit Signal Timing (ENET\_TX\_DATA3,2,1,0, ENET\_TX\_EN, ENET\_TX\_ER, and ENET\_TX\_CLK) The transmitter functions correctly up to an ENET\_TX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the ENET\_TX\_CLK frequency. Figure 47 shows MII transmit signal timings. Table 54 describes the timing parameters (M5–M8) shown in the figure. Figure 47. MII Transmit Signal Timing Diagram **Table 54. MII Transmit Signal Timing** | ID | Characteristic <sup>1</sup> | Min | Max | Unit | |----|--------------------------------------------------------------------|-----|-----|--------------------| | | ENET_TX_CLK to ENET_TX_DATA3,2,1,0, ENET_TX_EN, ENET_TX_ER invalid | 5 | _ | ns | | | ENET_TX_CLK to ENET_TX_DATA3,2,1,0, ENET_TX_EN, ENET_TX_ER valid | _ | 20 | ns | | M7 | ENET_TX_CLK pulse width high | 35% | 65% | ENET_TX_CLK period | | M8 | ENET_TX_CLK pulse width low | 35% | 65% | ENET_TX_CLK period | <sup>&</sup>lt;sup>1</sup> ENET\_TX\_EN, ENET\_TX\_CLK, and ENET0\_TXD0 have the same timing in 10-Mbps 7-wire interface mode. # 4.11.5.1.3 MII Asynchronous Inputs Signal Timing (ENET\_CRS and ENET\_COL) Figure 48 shows MII asynchronous input timings. Table 55 describes the timing parameter (M9) shown in the figure. Figure 48. MII Async Inputs Timing Diagram | ID | Characteristic | Min | Max | Unit | |-----------------|------------------------------------------|-----|-----|--------------------| | M9 <sup>1</sup> | ENET_CRS to ENET_COL minimum pulse width | 1.5 | _ | ENET_TX_CLK period | <sup>&</sup>lt;sup>1</sup> ENET\_COL has the same timing in 10-Mbit 7-wire interface mode. ## 4.11.5.1.4 MII Serial Management Channel Timing (ENET\_MDIO and ENET\_MDC) The MDC frequency is designed to be equal to or less than 2.5 MHz to be compatible with the IEEE 802.3 MII specification. However the ENET can function correctly with a maximum MDC frequency of 15 MHz. Figure 49 shows MII asynchronous input timings. Table 56 describes the timing parameters (M10–M15) shown in the figure. Figure 49. MII Serial Management Channel Timing Diagram **Table 56. MII Serial Management Channel Timing** | ID | Characteristic | Min | Max | Unit | |-----|-------------------------------------------------------------------------------|-----|-----|-----------------| | M10 | ENET_MDC falling edge to ENET_MDIO output invalid (minimum propagation delay) | 0 | _ | ns | | M11 | ENET_MDC falling edge to ENET_MDIO output valid (maximum propagation delay) | _ | 5 | ns | | M12 | ENET_MDIO (input) to ENET_MDC rising edge setup | 18 | _ | ns | | M13 | ENET_MDIO (input) to ENET_MDC rising edge hold | 0 | _ | ns | | M14 | ENET_MDC pulse width high | 40% | 60% | ENET_MDC period | | M15 | ENET_MDC pulse width low | 40% | 60% | ENET_MDC period | ## 4.11.5.2 RMII Mode Timing In RMII mode, ENET\_CLK is used as the REF\_CLK, which is a 50 MHz ± 50 ppm continuous reference clock. ENET\_RX\_EN is used as the ENET\_RX\_EN in RMII. Other signals under RMII mode include ENET\_TX\_EN, ENET0\_TXD[1:0], ENET\_RXD[1:0] and ENET\_RX\_ER. Figure 50 shows RMII mode timings. Table 57 describes the timing parameters (M16–M21) shown in the figure. Figure 50. RMII Mode Signal Timing Diagram **Table 57. RMII Signal Timing** | ID | Characteristic | Min | Max | Unit | |-----|---------------------------------------------------------------------|-----|------|-----------------| | M16 | ENET_CLK pulse width high | 35% | 65% | ENET_CLK period | | M17 | ENET_CLK pulse width low | 35% | 65% | ENET_CLK period | | M18 | ENET_CLK to ENET0_TXD[1:0], ENET_TX_EN invalid | 4 | _ | ns | | M19 | ENET_CLK to ENET0_TXD[1:0], ENET_TX_EN valid | _ | 13.5 | ns | | M20 | ENET_RXD[1:0], ENET_RX_EN(ENET_RX_EN), ENET_RX_ER to ENET_CLK setup | 4 | _ | ns | | M21 | ENET_CLK to ENET_RXD[1:0], ENET_RX_EN, ENET_RX_ER hold | 2 | _ | ns | ### 4.11.5.3 RGMII Signal Switching Specifications The following timing specifications meet the requirements for RGMII interfaces for a range of transceiver devices. Table 58. RGMII Signal Switching Specifications<sup>1</sup> | Symbol | Description | Min | Max | Unit | |---------------------------------|------------------------------------------|------|------|------| | T <sub>cyc</sub> <sup>2</sup> | Clock cycle duration | 7.2 | 8.8 | ns | | T <sub>skewT</sub> <sup>3</sup> | Data to clock output skew at transmitter | -100 | 900 | ps | | T <sub>skewR</sub> <sup>3</sup> | Data to clock input skew at receiver | 1 | 2.6 | ns | | Duty_G <sup>4</sup> | Duty cycle for Gigabit | 45 | 55 | % | | Duty_T <sup>4</sup> | Duty cycle for 10/100T | 40 | 60 | % | | Tr/Tf | Rise/fall time (20–80%) | _ | 0.75 | ns | The timings assume the following configuration: DDR\_SEL = (11)b DSE (drive-strength) = (111)b Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domain as long as minimum duty cycle is not violated and stretching occurs for no more than three Tcyc of the lowest speed transitioned between. Figure 51. RGMII Transmit Signal Timing Diagram Original $<sup>^2</sup>$ For 10 Mbps and 100 Mbps, $T_{cyc}$ will scale to 400 ns $\pm 40$ ns and 40 ns $\pm 4$ ns respectively. <sup>&</sup>lt;sup>3</sup> For all versions of RGMII prior to 2.0; This implies that PC board design will require clocks to be routed such that an additional delay of greater than 1.2 ns and less than 1.7 ns will be added to the associated clock signal. For 10/100, the max value is unspecified. Figure 52. RGMII Receive Signal Timing Diagram Original Figure 53. RGMII Receive Signal Timing Diagram with Internal Delay # 4.11.6 Flexible Controller Area Network (FlexCAN) AC Electrical Specifications The Flexible Controller Area Network (FlexCAN) module is a communication controller implementing the CAN protocol according to the CAN 2.0B protocol specification. The processor has two CAN modules available for systems design. Tx and Rx ports for both modules are multiplexed with other I/O pins. See the IOMUXC chapter of the i.MX 6Dual/6Quad reference manual (IMX6DQRM) to see which pins expose Tx and Rx pins; these ports are named FLEXCAN\_TX and FLEXCAN\_RX, respectively. # 4.11.7 HDMI Module Timing Parameters # 4.11.7.1 Latencies and Timing Information Power-up time (time between TX\_PWRON assertion and TX\_READY assertion) for the HDMI 3D Tx PHY while operating with the slowest input reference clock supported (13.5 MHz) is 3.35 ms. Power-up time for the HDMI 3D Tx PHY while operating with the fastest input reference clock supported (340 MHz) is $133 \, \mu s$ . ### 4.11.7.2 Electrical Characteristics The table below provides electrical characteristics for the HDMI 3D Tx PHY. The following three figures illustrate various definitions and measurement conditions specified in the table below. Figure 54. Driver Measuring Conditions Figure 55. Driver Definitions Figure 56. Source Termination **Table 59. Electrical Characteristics** | Symbol | Parameter | Condition | Min | Тур | Max | Unit | | |-------------------------------|----------------------------|-----------|------|-----|------|------|--| | Operating conditions for HDMI | | | | | | | | | avddtmds | Termination supply voltage | _ | 3.15 | 3.3 | 3.45 | V | | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 **Table 59. Electrical Characteristics (continued)** | Symbol | Parameter | Condition | Min | Тур | Max | Unit | | |--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------|------|--| | R <sub>T</sub> | Termination resistance | _ | 45 | 50 | 55 | Ω | | | | Т | MDS drivers DC specifications | | | | • | | | V <sub>OFF</sub> | Single-ended standby voltage | RT = $50 \Omega$ | avddtmds ± 10 mV | | | mV | | | V <sub>SWING</sub> | Single-ended output swing voltage | For measurement conditions and definitions, see the first two figures above. Compliance point TP1 as defined in the HDMI specification, version 1.3a, section 4.2.4. | 400 | _ | 600 | mV | | | $V_{H}$ | Single-ended output high voltage<br>For definition, see the second | If attached sink supports TMDSCLK < or = 165 MHz | avddtmds ± 10 mV | | 10 mV | mV | | | | figure above. | If attached sink supports TMDSCLK > 165 MHz | avddtmds<br>- 200 mV | _ | avddtmds<br>+ 10 mV | mV | | | $V_{L}$ | Single-ended output low voltage<br>For definition, see the second | If attached sink supports TMDSCLK < or = 165 MHz | avddtmds<br>– 600 mV | _ | avddtmds<br>- 400mV | mV | | | | figure above. | If attached sink supports TMDSCLK > 165 MHz | avddtmds<br>– 700 mV | _ | avddtmds<br>- 400 mV | mV | | | R <sub>TERM</sub> | Differential source termination load (inside HDMI 3D Tx PHY) Although the HDMI 3D Tx PHY includes differential source termination, the user-defined value is set for each single line (for illustration, see the third figure above). Note: R <sub>TERM</sub> can also be configured to be open and not present on TMDS channels. | _ | 50 | _ | 200 | Ω | | | Hot plug detect specifications | | | | | | | | | HPD <sup>VH</sup> | Hot plug detect high range | _ | 2.0 | _ | 5.3 | ٧ | | | VHPD<br>VL | Hot plug detect low range | _ | 0 | _ | 0.8 | V | | | HPD<br>Z | Hot plug detect input impedance | _ | 10 | _ | _ | kΩ | | | HPD<br>t | Hot plug detect time delay | _ | _ | - | 100 | μs | | # 4.11.8 Switching Characteristics Table 60 describes switching characteristics for the HDMI 3D Tx PHY. Figure 57 to Figure 61 illustrate various parameters specified in table. ### **NOTE** All dynamic parameters related to the TMDS line drivers' performance imply the use of assembly guidelines. i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 Figure 57. TMDS Clock Signal Definitions Figure 58. Eye Diagram Mask Definition for HDMI Driver Signal Specification at TP1 Figure 59. Intra-Pair Skew Definition Figure 60. Inter-Pair Skew Definition Figure 61. TMDS Output Signals Rise and Fall Time Definition **Table 60. Switching Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------|--------------------------------------|--------------------------------------------------------------------|------|----------|--------|------| | | Т | MDS Drivers Specifications | | | I | I | | _ | Maximum serial data rate | _ | _ | - | 3.4 | Gbps | | F<br>TMDSCLK | TMDSCLK frequency | On TMDSCLKP/N outputs | 25 | <b> </b> | 340 | MHz | | P<br>TMDSCLK | TMDSCLK period | RL = $50 \Omega$<br>See Figure 57. | 2.94 | _ | 40 | ns | | t<br>CDC | TMDSCLK duty cycle | $t = t / P \\ CDC CPH TMDSCLK \\ RL = 50 \Omega \\ See Figure 57.$ | 40 | 50 | 60 | % | | t<br>CPH | TMDSCLK high time | RL = $50 \Omega$<br>See Figure 57. | 4 | 5 | 6 | UI | | t<br>CPL | TMDSCLK low time | RL = $50 \Omega$<br>See Figure 57. | 4 | 5 | 6 | UI | | _ | TMDSCLK jitter <sup>1</sup> | RL = 50 Ω | _ | _ | 0.25 | UI | | t<br>SK(p) | Intra-pair (pulse) skew | RL = $50 \Omega$<br>See Figure 59. | _ | _ | 0.15 | UI | | t<br>SK(pp) | Inter-pair skew | RL = $50 \Omega$<br>See Figure 60. | _ | _ | 1 | UI | | t <sub>R</sub> | Differential output signal rise time | 20–80% RL = $50 \Omega$ See Figure 61. | 75 | _ | 0.4 UI | ps | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |-------------------------------------------|--------------------------------------|-------------------------------------------|-----|-----|--------|------|--| | t <sub>F</sub> | Differential output signal fall time | 20–80% RL = $50 \Omega$ See Figure 61. | 75 | _ | 0.4 UI | ps | | | _ | Differential signal overshoot | Referred to 2x V <sub>SWING</sub> | _ | _ | 15 | % | | | _ | Differential signal undershoot | Referred to 2x V <sub>SWING</sub> | _ | _ | 25 | % | | | Data and Control Interface Specifications | | | | | | | | | t <sub>Power-up</sub> <sup>2</sup> | HDMI 3D Tx PHY power-up time | From power-down to HSI TX READY assertion | _ | _ | 3.35 | ms | | **Table 60. Switching Characteristics (continued)** # 4.11.9 I<sup>2</sup>C Module Timing Parameters This section describes the timing parameters of the I<sup>2</sup>C module. Figure 62 depicts the timing of I<sup>2</sup>C module, and Table 61 lists the I<sup>2</sup>C module timing characteristics. Figure 62. I<sup>2</sup>C Bus Timing Table 61. I<sup>2</sup>C Module Timing Parameters | ID | Parameter | Standa | ard Mode | Fast Mo | Unit | | |-----|--------------------------------------------|--------|-------------------|------------------|------------------|-------| | | | Min | Max | Min | Max | Ollit | | IC1 | I2Cx_SCL cycle time | 10 | _ | 2.5 | _ | μs | | IC2 | Hold time (repeated) START condition | 4.0 | _ | 0.6 | _ | μs | | IC3 | Set-up time for STOP condition | 4.0 | _ | 0.6 | _ | μs | | IC4 | Data hold time | 01 | 3.45 <sup>2</sup> | 01 | 0.9 <sup>2</sup> | μs | | IC5 | HIGH Period of I2Cx_SCL Clock | 4.0 | _ | 0.6 | _ | μs | | IC6 | LOW Period of the I2Cx_SCL Clock | 4.7 | _ | 1.3 | _ | μs | | IC7 | Set-up time for a repeated START condition | 4.7 | _ | 0.6 | _ | μs | | IC8 | Data set-up time | 250 | _ | 100 <sup>3</sup> | _ | ns | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 <sup>1</sup> Relative to ideal recovery clock, as specified in the HDMI specification, version 1.4a, section 4.2.3. <sup>&</sup>lt;sup>2</sup> For information about latencies and associated timings, see Section 4.11.7.1, "Latencies and Timing Information." Table 61. I<sup>2</sup>C Module Timing Parameters (continued) | ID | Parameter | Standa | ard Mode | Fast Mod | Unit | | |------|-----------------------------------------------------|--------|----------|-----------------|------|-------| | | | Min | Max | Min | Max | Oiiii | | IC9 | Bus free time between a STOP and START condition | 4.7 | _ | 1.3 | _ | μs | | IC10 | Rise time of both I2Cx_SDA and I2Cx_SCL signals | _ | 1000 | $20 + 0.1C_b^4$ | 300 | ns | | IC11 | Fall time of both I2Cx_SDA and I2Cx_SCL signals | _ | 300 | $20 + 0.1C_b^4$ | 300 | ns | | IC12 | Capacitive load for each bus line (C <sub>b</sub> ) | _ | 400 | _ | 400 | pF | A device must internally provide a hold time of at least 300 ns for I2Cx\_SDA signal to bridge the undefined region of the falling edge of I2Cx\_SCL. # 4.11.10 Image Processing Unit (IPU) Module Parameters The purpose of the IPU is to provide comprehensive support for the flow of data from an image sensor and/or to a display device. This support covers all aspects of these activities: - Connectivity to relevant devices—cameras, displays, graphics accelerators, and TV encoders. - Related image processing and manipulation: sensor image signal processing, display processing, image conversions, and other related functions. - Synchronization and control capabilities, such as avoidance of tearing artifacts. <sup>&</sup>lt;sup>2</sup> The maximum hold time has only to be met if the device does not stretch the LOW period (ID no IC5) of the I2Cx\_SCL signal. A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement of Set-up time (ID No IC7) of 250 ns must be met. This automatically is the case if the device does not stretch the LOW period of the I2Cx\_SCL signal. If such a device does stretch the LOW period of the I2Cx\_SCL signal, it must output the next data bit to the I2Cx\_SDA line max\_rise\_time (IC9) + data\_setup\_time (IC7) = 1000 + 250 = 1250 ns (according to the Standard-mode I2C-bus specification) before the I2Cx\_SCL line is released. $<sup>^4</sup>$ $C_b = total$ capacitance of one bus line in pF. # 4.11.10.1 IPU Sensor Interface Signal Mapping The IPU supports a number of sensor input formats. Table 62 defines the mapping of the Sensor Interface Pins used for various supported interface formats. Table 62. Camera Input Signal Cross Reference, Format, and Bits Per Cycle | Signal<br>Name <sup>1</sup> | RGB565<br>8 bits<br>2 cycles | RGB565 <sup>2</sup><br>8 bits<br>3 cycles | RGB666 <sup>3</sup><br>8 bits<br>3 cycles | RGB888<br>8 bits<br>3 cycles | YCbCr <sup>4</sup><br>8 bits<br>2 cycles | RGB565 <sup>5</sup><br>16 bits<br>2 cycles | YCbCr <sup>6</sup><br>16 bits<br>1 cycle | YCbCr <sup>7</sup><br>16 bits<br>1 cycle | YCbCr <sup>8</sup><br>20 bits<br>1 cycle | |-----------------------------|------------------------------|-------------------------------------------|-------------------------------------------|------------------------------|------------------------------------------|--------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------| | IPUx_CSIx_<br>DATA00 | _ | _ | _ | _ | _ | _ | _ | 0 | C[0] | | IPUx_CSIx_<br>DATA01 | _ | _ | _ | _ | _ | _ | _ | 0 | C[1] | | IPUx_CSIx_<br>DATA02 | _ | | | _ | _ | | _ | C[0] | C[2] | | IPUx_CSIx_<br>DATA03 | _ | _ | _ | _ | _ | _ | _ | C[1] | C[3] | | IPUx_CSIx_<br>DATA04 | _ | _ | _ | _ | _ | B[0] | C[0] | C[2] | C[4] | | IPU2_CSIx_<br>DATA_05 | _ | _ | _ | _ | _ | B[1] | C[1] | C[3] | C[5] | | IPUx_CSIx_<br>DATA06 | _ | _ | _ | _ | _ | B[2] | C[2] | C[4] | C[6] | | IPUx_CSIx_<br>DATA07 | _ | _ | _ | _ | _ | B[3] | C[3] | C[5] | C[7] | | IPUx_CSIx_<br>DATA08 | _ | _ | _ | _ | _ | B[4] | C[4] | C[6] | C[8] | | IPUx_CSIx_<br>DATA09 | _ | _ | | _ | _ | G[0] | C[5] | C[7] | C[9] | | IPUx_CSIx_<br>DATA10 | _ | _ | _ | _ | _ | G[1] | C[6] | 0 | Y[0] | | IPUx_CSIx_<br>DATA11 | _ | _ | _ | _ | _ | G[2] | C[7] | 0 | Y[1] | | IPUx_CSIx_<br>DATA12 | B[0], G[3] | R[2],G[4],B[2] | R/G/B[4] | R/G/B[0] | Y/C[0] | G[3] | Y[0] | Y[0] | Y[2] | | IPUx_CSIx_<br>DATA13 | B[1], G[4] | R[3],G[5],B[3] | R/G/B[5] | R/G/B[1] | Y/C[1] | G[4] | Y[1] | Y[1] | Y[3] | | IPUx_CSIx_<br>DATA14 | B[2], G[5] | R[4],G[0],B[4] | R/G/B[0] | R/G/B[2] | Y/C[2] | G[5] | Y[2] | Y[2] | Y[4] | | IPUx_CSIx_<br>DATA15 | B[3], R[0] | R[0],G[1],B[0] | R/G/B[1] | R/G/B[3] | Y/C[3] | R[0] | Y[3] | Y[3] | Y[5] | | IPUx_CSIx_<br>DATA16 | B[4], R[1] | R[1],G[2],B[1] | R/G/B[2] | R/G/B[4] | Y/C[4] | R[1] | Y[4] | Y[4] | Y[6] | | IPUx_CSIx_<br>DATA17 | G[0], R[2] | R[2],G[3],B[2] | R/G/B[3] | R/G/B[5] | Y/C[5] | R[2] | Y[5] | Y[5] | Y[7] | | IPUx_CSIx_<br>DATA18 | G[1], R[3] | R[3],G[4],B[3] | R/G/B[4] | R/G/B[6] | Y/C[6] | R[3] | Y[6] | Y[6] | Y[8] | | IPUx_CSIx_<br>DATA19 | G[2], R[4] | R[4],G[5],B[4] | R/G/B[5] | R/G/B[7] | Y/C[7] | R[4] | Y[7] | Y[7] | Y[9] | <sup>1</sup> IPU2\_CSIx stands for IPU2\_CSI1 or IPU2\_CSI2. - <sup>2</sup> The MSB bits are duplicated on LSB bits implementing color extension. - <sup>3</sup> The two MSB bits are duplicated on LSB bits implementing color extension. - <sup>4</sup> YCbCr, 8 bits—Supported within the BT.656 protocol (sync embedded within the data stream). - <sup>5</sup> RGB, 16 bits—Supported in two ways: (1) As a "generic data" input—with no on-the-fly processing; (2) With on-the-fly processing, but only under some restrictions on the control protocol. - <sup>6</sup> YCbCr, 16 bits—Supported as a "generic-data" input—with no on-the-fly processing. - <sup>7</sup> YCbCr, 16 bits—Supported as a sub-case of the YCbCr, 20 bits, under the same conditions (BT.1120 protocol). - YCbCr, 20 bits—Supported only within the BT.1120 protocol (syncs embedded within the data stream). ### 4.11.10.2 Sensor Interface Timings There are three camera timing modes supported by the IPU. ### 4.11.10.2.1 BT.656 and BT.1120 Video Mode Smart camera sensors, which include imaging processing, usually support video mode transfer. They use an embedded timing syntax to replace the IPU2\_CSIx\_VSYNC and IPU2\_CSIx\_HSYNC signals. The timing syntax is defined by the BT.656/BT.1120 standards. This operation mode follows the recommendations of ITU BT.656/ITU BT.1120 specifications. The only control signal used is IPU2\_CSIx\_PIX\_CLK. Start-of-frame and active-line signals are embedded in the data stream. An active line starts with a SAV code and ends with a EAV code. In some cases, digital blanking is inserted in between EAV and SAV code. The CSI decodes and filters out the timing-coding from the data stream, thus recovering IPU2\_CSIx\_VSYNC and IPU2\_CSIx\_HSYNC signals for internal use. On BT.656 one component per cycle is received over the IPU2\_CSIx\_DATA\_EN bus. On BT.1120 two components per cycle are received over the IPU2\_CSIx\_DATA\_EN bus. ### 4.11.10.2.2 Gated Clock Mode The IPU2\_CSIx\_VSYNC, IPU2\_CSIx\_HSYNC, and IPU2\_CSIx\_PIX\_CLK signals are used in this mode. See Figure 63. Figure 63. Gated Clock Mode Timing Diagram A frame starts with a rising edge on IPU2\_CSIx\_VSYNC (all the timings correspond to straight polarity of the corresponding signals). Then IPU2\_CSIx\_HSYNC goes to high and hold for the entire line. Pixel clock is valid as long as IPU2\_CSIx\_HSYNC is high. Data is latched at the rising edge of the valid pixel clocks. IPU2\_CSIx\_HSYNC goes to low at the end of line. Pixel clocks then become invalid and the CSI stops receiving data from the stream. For the next line, the IPU2\_CSIx\_HSYNC timing repeats. For the next frame, the IPU2\_CSIx\_VSYNC timing repeats. ### 4.11.10.2.3 Non-Gated Clock Mode The timing is the same as the gated-clock mode (described in Section 4.11.10.2.2, "Gated Clock Mode,") except for the IPU2\_CSIx\_HSYNC signal, which is not used (see Figure 64). All incoming pixel clocks are valid and cause data to be latched into the input FIFO. The IPU2\_CSIx\_PIX\_CLK signal is inactive (states low) until valid data is going to be transmitted over the bus. Figure 64. Non-Gated Clock Mode Timing Diagram The timing described in Figure 64 is that of a typical sensor. Some other sensors may have a slightly different timing. The CSI can be programmed to support rising/falling-edge triggered IPU2\_CSIx\_VSYNC; active-high/low IPU2\_CSIx\_HSYNC; and rising/falling-edge triggered IPU2\_CSIx\_PIX\_CLK. ### 4.11.10.3 Electrical Characteristics Figure 65 depicts the sensor interface timing. IPU2\_CSIx\_PIX\_CLK signal described here is not generated by the IPU. Table 63 lists the sensor interface timing characteristics. Figure 65. Sensor Interface Timing Diagram **Table 63. Sensor Interface Timing Characteristics** | ID | Parameter | Symbol | Min | Max | Unit | |-----|---------------------------------------|--------|------|-----|------| | IP1 | Sensor output (pixel) clock frequency | Fpck | 0.01 | 180 | MHz | | IP2 | Data and control setup time | Tsu | 2 | _ | ns | | IP3 | Data and control holdup time | Thd | 1 | _ | ns | ### 4.11.10.4 IPU Display Interface Signal Mapping The IPU supports a number of display output video formats. Table 64 defines the mapping of the Display Interface Pins used during various supported video interface formats. Table 64. Video Signal Cross-Reference | i.MX 6Dual/6Quad | | | | | | | | | |-------------------------|-----------------------------|---------------|---------------|-----------------|-----------------------------|-----------------|-----------------|------------------------| | | RGB, | R | GB/TV | Signal <i>A</i> | Allocation | (Examp | ole) | Comment <sup>1,2</sup> | | Port Name<br>(x = 0, 1) | Signal<br>Name<br>(General) | 16-bit<br>RGB | 18-bit<br>RGB | 24 Bit<br>RGB | 8-bit<br>YCrCb <sup>3</sup> | 16-bit<br>YCrCb | 20-bit<br>YCrCb | | | IPUx_DISPx_DAT00 | DAT[0] | B[0] | B[0] | B[0] | Y/C[0] | C[0] | C[0] | _ | | IPUx_DISPx_DAT01 | DAT[1] | B[1] | B[1] | B[1] | Y/C[1] | C[1] | C[1] | _ | | IPUx_DISPx_DAT02 | DAT[2] | B[2] | B[2] | B[2] | Y/C[2] | C[2] | C[2] | _ | | IPUx_DISPx_DAT03 | DAT[3] | B[3] | B[3] | B[3] | Y/C[3] | C[3] | C[3] | _ | | IPUx_DISPx_DAT04 | DAT[4] | B[4] | B[4] | B[4] | Y/C[4] | C[4] | C[4] | _ | | IPUx_DISPx_DAT05 | DAT[5] | G[0] | B[5] | B[5] | Y/C[5] | C[5] | C[5] | _ | | IPUx_DISPx_DAT06 | DAT[6] | G[1] | G[0] | B[6] | Y/C[6] | C[6] | C[6] | _ | Table 64. Video Signal Cross-Reference (continued) | | | | LCD | | | | | |-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | RGB, | R | GB/TV | Comment <sup>1,2</sup> | | | | | | Signal<br>Name<br>(General) | 16-bit<br>RGB | 18-bit<br>RGB | 24 Bit<br>RGB | 8-bit<br>YCrCb <sup>3</sup> | 16-bit<br>YCrCb | 20-bit<br>YCrCb | | | DAT[7] | G[2] | G[1] | B[7] | Y/C[7] | C[7] | C[7] | _ | | DAT[8] | G[3] | G[2] | G[0] | _ | Y[0] | C[8] | _ | | DAT[9] | G[4] | G[3] | G[1] | _ | Y[1] | C[9] | _ | | DAT[10] | G[5] | G[4] | G[2] | _ | Y[2] | Y[0] | _ | | DAT[11] | R[0] | G[5] | G[3] | _ | Y[3] | Y[1] | _ | | DAT[12] | R[1] | R[0] | G[4] | _ | Y[4] | Y[2] | _ | | DAT[13] | R[2] | R[1] | G[5] | _ | Y[5] | Y[3] | _ | | DAT[14] | R[3] | R[2] | G[6] | _ | Y[6] | Y[4] | _ | | DAT[15] | R[4] | R[3] | G[7] | _ | Y[7] | Y[5] | _ | | DAT[16] | _ | R[4] | R[0] | _ | _ | Y[6] | _ | | DAT[17] | _ | R[5] | R[1] | _ | _ | Y[7] | _ | | DAT[18] | _ | _ | R[2] | _ | _ | Y[8] | _ | | DAT[19] | _ | _ | R[3] | _ | _ | Y[9] | _ | | DAT[20] | _ | _ | R[4] | _ | _ | _ | _ | | DAT[21] | _ | _ | R[5] | _ | _ | _ | _ | | DAT[22] | _ | _ | R[6] | _ | _ | _ | _ | | DAT[23] | _ | _ | R[7] | _ | _ | _ | _ | | | | | PixCLK | | | | _ | | | | | | | | | May be required for anti-tearing | | | | | HSYNC | | | | _ | | | | | VSYNC | | | | VSYNC out | | | | | _ | | | | Additional frame/row synchronous | | | | | | | | signals with programmable timing | | | IPUx_DIx_PIN05 — IPUx_DIx_PIN06 — | | _ | | | | | | | | | | _ | | | | | | | | | _ | | | | | | | Signal Name (General) DAT[7] DAT[8] DAT[9] DAT[10] DAT[11] DAT[12] DAT[13] DAT[14] DAT[15] DAT[16] DAT[17] DAT[18] DAT[19] DAT[20] DAT[21] | Signal Name (General) 16-bit RGB DAT[7] G[2] DAT[8] G[3] DAT[9] G[4] DAT[10] G[5] DAT[11] R[0] DAT[12] R[1] DAT[13] R[2] DAT[14] R[3] DAT[15] R[4] DAT[16] — DAT[17] — DAT[18] — DAT[20] — DAT[21] — DAT[22] — | Signal Name (General) 16-bit RGB 18-bit RGB DAT[7] G[2] G[1] DAT[8] G[3] G[2] DAT[9] G[4] G[3] DAT[10] G[5] G[4] DAT[11] R[0] G[5] DAT[12] R[1] R[0] DAT[13] R[2] R[1] DAT[14] R[3] R[2] DAT[15] R[4] R[3] DAT[16] — R[4] DAT[17] — R[5] DAT[18] — — DAT[19] — — DAT[20] — — DAT[21] — — DAT[23] — — | RGB, Signal Name (General) 16-bit RGB 18-bit RGB 24 Bit RGB DAT[7] G[2] G[1] B[7] DAT[8] G[3] G[2] G[0] DAT[9] G[4] G[3] G[1] DAT[10] G[5] G[4] G[2] DAT[11] R[0] G[5] G[3] DAT[12] R[1] R[0] G[4] DAT[13] R[2] R[1] G[5] DAT[14] R[3] R[2] G[6] DAT[14] R[3] R[2] G[6] DAT[15] R[4] R[3] G[7] DAT[16] — R[4] R[0] DAT[17] — R[5] R[1] DAT[18] — — R[2] DAT[19] — — R[4] DAT[20] — — R[4] DAT[21] — — R[6] DAT[23] — — R[7] DAT[23] — — | RGB, Signal Name (General) RGB/TV Signal Allocation (General) DAT[7] G[2] G[1] B[7] Y/C[7] DAT[8] G[3] G[2] G[0] — DAT[8] G[3] G[2] G[0] — DAT[9] G[4] G[3] G[1] — DAT[10] G[5] G[4] G[2] — DAT[10] G[5] G[4] G[2] — DAT[11] R[0] G[5] G[3] — DAT[12] R[1] R[0] G[4] — DAT[12] R[1] R[0] G[4] — DAT[13] R[2] R[1] G[5] — DAT[14] R[3] R[2] G[6] — DAT[14] R[3] R[2] G[6] — DAT[15] R[4] R[3] G[7] — DAT[16] — R[4] R[0] — DAT[17] — R[5] R[1] | RGB, Signal Name (General) RGB/TV Signal Allocation (Example Signal Name (General) 16-bit RGB 18-bit RGB 24 Bit RGB 8-bit YCrCb³ 16-bit YCrCb DAT[7] G[2] G[1] B[7] Y/C[7] C[7] DAT[8] G[3] G[2] G[0] — Y[0] DAT[9] G[4] G[3] G[1] — Y[1] DAT[10] G[5] G[4] G[2] — Y[2] DAT[10] G[5] G[4] G[2] — Y[2] DAT[11] R[0] G[5] G[3] — Y[3] DAT[12] R[1] R[0] G[4] — Y[4] DAT[13] R[2] R[1] G[5] — Y[5] DAT[14] R[3] R[2] G[6] — Y[6] DAT[14] R[3] R[2] G[6] — Y[7] DAT[15] R[4] R[3] G[7] — Y[7] DAT[16] — R[4] R[0] | RGB | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 Table 64. Video Signal Cross-Reference (continued) | i.MX 6Dual/6Quad | | | | LCD | | | | | | | | |-------------------------|-----------------------------|---------------|---------------|-----------------------------|----|-----------------|-----------------|-----------------------------------------------------------------|--|--|--| | | RGB, | R | GB/TV | Comment <sup>1,2</sup> | | | | | | | | | Port Name<br>(x = 0, 1) | Signal<br>Name<br>(General) | 16-bit<br>RGB | 18-bit<br>RGB | 24 Bit<br>RGB | _ | 16-bit<br>YCrCb | 20-bit<br>YCrCb | | | | | | IPUx_DIx_D0_CS | | | | _ | I. | ı | ı | _ | | | | | IPUx_DIx_D1_CS | | | | _ | | | | Alternate mode of PWM output for contrast or brightness control | | | | | IPUx_DIx_PIN11 | | | | _ | | | | _ | | | | | IPUx_DIx_PIN12 | | | | _ | | | | _ | | | | | IPUx_DIx_PIN13 | | | | _ | | | | Register select signal | | | | | IPUx_DIx_PIN14 | | | | _ | | | | Optional RS2 | | | | | IPUx_DIx_PIN15 | | DRDY/DV | | | | | | Data validation/blank, data enable | | | | | IPUx_Dlx_PIN16 | | | | Additional data synchronous | | | | | | | | | IPUx_DIx_PIN17 | | | | Q | | | | signals with programmable features/timing | | | | Signal mapping (both data and control/synchronization) is flexible. The table provides examples. ### NOTE Table 64 provides information for both the DISP0 and DISP1 ports. However, DISP1 port has reduced pinout depending on IOMUXC configuration and therefore may not support all configurations. See the IOMUXC table for details. # 4.11.10.5 IPU Display Interface Timing The IPU Display Interface supports two kinds of display accesses: synchronous and asynchronous. There are two groups of external interface pins to provide synchronous and asynchronous controls. # 4.11.10.5.1 Synchronous Controls The synchronous control changes its value as a function of a system or of an external clock. This control has a permanent period and a permanent waveform. There are special physical outputs to provide synchronous controls: • The ipp\_disp\_clk is a dedicated base synchronous signal that is used to generate a base display (component, pixel) clock for a display. Restrictions for ports IPUx\_DISPx\_DAT00 through IPUx\_DISPx\_DAT23 are as follows: <sup>•</sup> A maximum of three continuous groups of bits can be independently mapped to the external bus. Groups must not overlap. <sup>•</sup> The bit order is expressed in each of the bit groups, for example, B[0] = least significant blue pixel bit. This mode works in compliance with recommendation ITU-R BT.656. The timing reference signals (frame start, frame end, line start, and line end) are embedded in the 8-bit data bus. Only video data is supported, transmission of non-video related data during blanking intervals is not supported. • The ipp\_pin\_1- ipp\_pin\_7 are general purpose synchronous pins, that can be used to provide HSYNC, VSYNC, DRDY or any else independent signal to a display. The IPU has a system of internal binding counters for internal events (such as, HSYNC/VSYNC) calculation. The internal event (local start point) is synchronized with internal DI\_CLK. A suitable control starts from the local start point with predefined UP and DOWN values to calculate control's changing points with half DI\_CLK resolution. A full description of the counter system can be found in the IPU chapter of the i.MX 6Dual/6Quad reference manual (IMX6DQRM). ### 4.11.10.5.2 Asynchronous Controls The asynchronous control is a data-oriented signal that changes its value with an output data according to additional internal flags coming with the data. There are special physical outputs to provide asynchronous controls, as follows: - The ipp\_d0\_cs and ipp\_d1\_cs pins are dedicated to provide chip select signals to two displays. - The ipp\_pin\_11- ipp\_pin\_17 are general purpose asynchronous pins, that can be used to provide WR. RD, RS or any other data-oriented signal to display. ### NOTE The IPU has independent signal generators for asynchronous signals toggling. When a DI decides to put a new asynchronous data on the bus, a new internal start (local start point) is generated. The signal generators calculate predefined UP and DOWN values to change pins states with half DI CLK resolution. # 4.11.10.6 Synchronous Interfaces to Standard Active Matrix TFT LCD Panels ### 4.11.10.6.1 IPU Display Operating Signals The IPU uses four control signals and data to operate a standard synchronous interface: - IPP\_DISP\_CLK—Clock to display - HSYNC—Horizontal synchronization - VSYNC—Vertical synchronization - DRDY—Active data All synchronous display controls are generated on the base of an internally generated "local start point". The synchronous display controls can be placed on time axis with DI's offset, up and down parameters. The display access can be whole number of DI clock (Tdiclk) only. The IPP\_DATA can not be moved relative to the local start point. The data bus of the synchronous interface is output direction only. ### 4.11.10.6.2 LCD Interface Functional Description Figure 66 depicts the LCD interface timing for a generic active matrix color TFT panel. In this figure, signals are shown with negative polarity. The sequence of events for active matrix interface timing is: • DI\_CLK internal DI clock is used for calculation of other controls. - IPP\_DISP\_CLK latches data into the panel on its negative edge (when positive polarity is selected). In active mode, IPP\_DISP\_CLK runs continuously. - HSYNC causes the panel to start a new line. (Usually IPUx\_DIx\_PIN02 is used as HSYNC.) - VSYNC causes the panel to start a new frame. It always encompasses at least one HSYNC pulse. (Usually IPUx\_DIx\_PIN03 is used as VSYNC.) - DRDY acts like an output enable signal to the CRT display. This output enables the data to be shifted onto the display. When disabled, the data is invalid and the trace is off. (DRDY can be used either synchronous or asynchronous generic purpose pin as well.) Figure 66. Interface Timing Diagram for TFT (Active Matrix) Panels ### 4.11.10.6.3 TFT Panel Sync Pulse Timing Diagrams Figure 67 depicts the horizontal timing (timing of one line), including both the horizontal sync pulse and the data. All the parameters shown in the figure are programmable. All controls are started by corresponding internal events—local start points. The timing diagrams correspond to inverse polarity of the IPP\_DISP\_CLK signal and active-low polarity of the HSYNC, VSYNC, and DRDY signals. Figure 67. TFT Panels Timing Diagram—Horizontal Sync Pulse Figure 68 depicts the vertical timing (timing of one frame). All parameters shown in the figure are programmable. Figure 68. TFT Panels Timing Diagram—Vertical Sync Pulse Table 65 shows timing characteristics of signals presented in Figure 67 and Figure 68. **Table 65. Synchronous Display Interface Timing Characteristics (Pixel Level)** | ID | Parameter | Symbol | Value | Description | Unit | |------|--------------------------------|--------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | IP5 | Display interface clock period | Tdicp | (see <sup>1</sup> ) | Display interface clock IPP_DISP_CLK | ns | | IP6 | Display pixel clock period | Tdpcp | DISP_CLK_PER_PIXEL × Tdicp | Time of translation of one pixel to display, DISP_CLK_PER_PIXEL—number of pixel components in one pixel (1. <i>n</i> ). The DISP_CLK_PER_PIXEL is virtual parameter to define display pixel clock period. The DISP_CLK_PER_PIXEL is received by DC/DI one access division to <i>n</i> components. | ns | | IP7 | Screen width time | Tsw | (SCREEN_WIDTH) × Tdicp | SCREEN_WIDTH—screen width in, interface clocks. horizontal blanking included. The SCREEN_WIDTH should be built by suitable DI's counter <sup>2</sup> . | ns | | IP8 | HSYNC width time | Thsw | (HSYNC_WIDTH) | HSYNC_WIDTH—Hsync width in DI_CLK with 0.5 DI_CLK resolution. Defined by DI's counter. | ns | | IP9 | Horizontal blank interval 1 | Thbi1 | BGXP × Tdicp | BGXP—width of a horizontal blanking<br>before a first active data in a line (in<br>interface clocks). The BGXP should be built<br>by suitable DI's counter. | ns | | IP10 | Horizontal blank interval 2 | Thbi2 | (SCREEN_WIDTH –<br>BGXP – FW) × Tdicp | Width a horizontal blanking after a last active data in a line (in interface clocks) FW—with of active line in interface clocks. The FW should be built by suitable DI's counter. | ns | | IP12 | Screen height | Tsh | (SCREEN_HEIGHT)<br>× Tsw | SCREEN_HEIGHT—screen height in lines with blanking. The SCREEN_HEIGHT is a distance between 2 VSYNCs. The SCREEN_HEIGHT should be built by suitable DI's counter. | ns | | IP13 | VSYNC width | Tvsw | VSYNC_WIDTH | VSYNC_WIDTH—Vsync width in DI_CLK with 0.5 DI_CLK resolution. Defined by DI's counter. | ns | | IP14 | Vertical blank interval 1 | Tvbi1 | BGYP × Tsw | BGYP—width of first Vertical blanking interval in line. The BGYP should be built by suitable DI's counter. | ns | | IP15 | Vertical blank interval 2 | Tvbi2 | (SCREEN_HEIGHT –<br>BGYP – FH) × Tsw | Width of second vertical blanking interval in line. The FH should be built by suitable DI's counter. | ns | Table 65. Synchronous Display Interface Timing Characteristics (Pixel Level) (continued) | ID | Parameter | Symbol | Value | Description | Unit | |-------|------------------------|--------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | IP5o | Offset of IPP_DISP_CLK | Todicp | DISP_CLK_OFFSET<br>× Tdiclk | DISP_CLK_OFFSET—offset of IPP_DISP_CLK edges from local start point, in DI_CLK×2 (0.5 DI_CLK Resolution). Defined by DISP_CLK counter. | ns | | IP130 | Offset of VSYNC | Tovs | VSYNC_OFFSET<br>× Tdiclk | VSYNC_OFFSET—offset of Vsync edges from a local start point, when a Vsync should be active, in DI_CLK×2 (0.5 DI_CLK Resolution). The VSYNC_OFFSET should be built by suitable DI's counter. | ns | | IP8o | Offset of HSYNC | Tohs | HSYNC_OFFSET<br>× Tdiclk | HSYNC_OFFSET—offset of Hsync edges from a local start point, when a Hsync should be active, in DI_CLK×2 (0.5 DI_CLK Resolution). The HSYNC_OFFSET should be built by suitable DI's counter. | ns | | IP9o | Offset of DRDY | Todrdy | DRDY_OFFSET<br>× Tdiclk | DRDY_OFFSET—offset of DRDY edges from a suitable local start point, when a corresponding data has been set on the bus, in DI_CLK×2 (0.5 DI_CLK Resolution). The DRDY_OFFSET should be built by suitable DI's counter. | ns | Display interface clock period immediate value. $$Tdicp = \begin{cases} T_{diclk} \times \frac{DISP\_CLK\_PERIOD}{DI\_CLK\_PERIOD}, & for integer & \frac{DISP\_CLK\_PERIOD}{DI\_CLK\_PERIOD} \\ T_{diclk} \Big(floor \Big[ \frac{DISP\_CLK\_PERIOD}{DI\_CLK\_PERIOD} \Big] + 0.5 \pm 0.5 \Big), & for fractional & \frac{DISP\_CLK\_PERIOD}{DI\_CLK\_PERIOD} \end{cases}$$ DISP\_CLK\_PERIOD—number of DI\_CLK per one Tdicp. Resolution 1/16 of DI\_CLK. DI\_CLK\_PERIOD—relation of between programing clock frequency and current system clock frequency Display interface clock period average value. $$\overline{\text{T}}\text{dicp} = \text{T}_{\text{diclk}} \times \frac{\text{DISP\_CLK\_PERIOD}}{\text{DI\_CLK\_PERIOD}}$$ The maximum accuracy of UP/DOWN edge of controls is: Accuracy = $$(0.5 \times T_{diclk}) \pm 0.62 \text{ ns}$$ i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 DI's counter can define offset, period and UP/DOWN characteristic of output signal according to programed parameters of the counter. Same of parameters in the table are not defined by DI's registers directly (by name), but can be generated by corresponding DI's counter. The SCREEN\_WIDTH is an input value for DI's HSYNC generation counter. The distance between HSYNCs is a SCREEN\_WIDTH. The maximum accuracy of UP/DOWN edge of IPP\_DISP\_DATA is: Accuracy = $$T_{diclk} \pm 0.62ns$$ The DISP\_CLK\_PERIOD, DI\_CLK\_PERIOD parameters are register-controlled. Figure 69 depicts the synchronous display interface timing for access level. The DISP\_CLK\_DOWN and DISP\_CLK\_UP parameters are register-controlled. Table 66 lists the synchronous display interface timing characteristics. Figure 69. Synchronous Display Interface Timing Diagram—Access Level Table 66. Synchronous Display Interface Timing Characteristics (Access Level) | ID | Parameter | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |-------|------------------------------------------------------------------------------|--------|------------------------|----------------------------------------|-----------------------|------| | IP16 | Display interface clock low time | Tckl | Tdicd-Tdicu-1.24 | Tdicd <sup>2</sup> -Tdicu <sup>3</sup> | Tdicd-Tdicu+1.24 | ns | | IP17 | Display interface clock high time | Tckh | Tdicp-Tdicd+Tdicu-1.24 | Tdicp-Tdicd+Tdicu | Tdicp-Tdicd+Tdicu+1.2 | ns | | IP18 | Data setup time | Tdsu | Tdicd-1.24 | Tdicu | _ | ns | | IP19 | Data holdup time | Tdhd | Tdicp-Tdicd-1.24 | Tdicp-Tdicu | _ | ns | | IP20o | Control signals offset times (defined for each pin) | Tocsu | Tocsu-1.24 | Tocsu | Tocsu+1.24 | ns | | IP20 | Control signals setup time to display interface clock (defined for each pin) | Tcsu | Tdicd-1.24-Tocsu%Tdicp | Tdicu | _ | ns | <sup>&</sup>lt;sup>1</sup>The exact conditions have not been finalized, but will likely match the current customer requirement for their specific display. These conditions may be chip specific. $$Tdicd = \frac{1}{2} \left( T_{diclk} \times ceil \left[ \frac{2 \times DISP\_CLK\_DOWN}{DI\_CLK\_PERIOD} \right] \right)$$ i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 Display interface clock down time <sup>3</sup> Display interface clock up time where CEIL(X) rounds the elements of X to the nearest integers towards infinity. $$Tdicu = \frac{1}{2} \left( T_{diclk} \times ceil \left[ \frac{2 \times DISP\_CLK\_UP}{DI CLK PERIOD} \right] \right)$$ ### 4.11.11 LVDS Display Bridge (LDB) Module Parameters The LVDS interface complies with TIA/EIA 644-A standard. For more details, see TIA/EIA STANDARD 644-A, "Electrical Characteristics of Low Voltage Differential Signaling (LVDS) Interface Circuits." **Parameter** Symbol **Test Condition** Min Units Max Differential Voltage Output Voltage 100 $\Omega$ Differential load 250 450 mV $V_{OD}$ Output Voltage High Voh 1.25 ٧ 100 $\Omega$ differential load 1.6 (0 V Diff—Output High Voltage static) ٧ Output Voltage Low Vol 100 $\Omega$ differential load 0.9 1.25 (0 V Diff—Output Low Voltage static) ٧ Offset Static Voltage $V_{OS}$ Two 49.9 $\Omega$ resistors in series between N-P 1.15 1.375 terminal, with output in either Zero or One state, the voltage measured between the 2 resistors. VOS Differential Difference in VOS between a One and a Zero state -50 V<sub>OSDIFF</sub> 50 mV Output short-circuited to GND ISA ISB With the output common shorted to GND -24 24 mΑ VT Full Load Test **VTLoad** 100 $\Omega$ Differential load with a 3.74 k $\Omega$ load between 247 454 mV GND and I/O supply voltage Table 67. LVDS Display Bridge (LDB) Electrical Specification # 4.11.12 MIPI D-PHY Timing Parameters This section describes MIPI D-PHY electrical specifications, compliant with MIPI CSI-2 version 1.0, D-PHY specification Rev. 1.0 (for MIPI sensor port x4 lanes) and MIPI DSI Version 1.01, and D-PHY specification Rev. 1.0 (and also DPI version 2.0, DBI version 2.0, DSC version 1.0a at protocol layer) (for MIPI display port x2 lanes). # 4.11.12.1 Electrical and Timing Information Table 68. Electrical and Timing Information | Symbol | Parameters Test Conditions | | | | Max | Unit | | |------------------------------------------------------------------------|----------------------------|------------------------------------------------------------|-----|--|------|------|--| | Input DC Specifications—Apply to DSI_CLK_P/_N and DSI_DATA_P/_N Inputs | | | | | | | | | V <sub>I</sub> | Input signal voltage range | Transient voltage range is limited from -300 mV to 1600 mV | -50 | | 1350 | mV | | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 Table 68. Electrical and Timing Information (continued) | Symbol | Parameters | Test Conditions | Min | Тур | Max | Unit | |--------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|------|------| | V <sub>LEAK</sub> | Input leakage current | VGNDSH(min) = VI = VGNDSH(max) +<br>VOH(absmax)<br>Lane module in LP Receive Mode | -10 | _ | 10 | mA | | V <sub>GNDSH</sub> | Ground Shift | _ | -50 | _ | 50 | mV | | V <sub>OH(absmax)</sub> | Maximum transient output voltage level | _ | _ | _ | 1.45 | V | | t <sub>voh(absmax)</sub> | Maximum transient time above VOH(absmax) | _ | _ | _ | 20 | ns | | | HSI | Line Drivers DC Specifications | | | | | | IV <sub>OD</sub> I | HS Transmit Differential output voltage magnitude | 80 Ω<= RL< = 125 Ω | 140 | 200 | 270 | mV | | ΔIV <sub>OD</sub> I | Change in Differential output voltage magnitude between logic states | 80 Ω<= RL< = 125 Ω | _ | _ | 10 | mV | | V <sub>CMTX</sub> | Steady-state common-mode output voltage. | 80 Ω<= RL< = 125 Ω | 150 | 200 | 250 | mV | | ΔV <sub>CMTX</sub> (1,0) | Changes in steady-state common-mode output voltage between logic states | 80 Ω<= RL< = 125 Ω | _ | _ | 5 | mV | | V <sub>OHHS</sub> | HS output high voltage | 80 Ω<= RL< = 125 Ω | _ | _ | 360 | mV | | Z <sub>OS</sub> | Single-ended output impedance. | _ | 40 | 50 | 62.5 | Ω | | ΔZ <sub>OS</sub> | Single-ended output impedance mismatch. | _ | _ | _ | 10 | % | | | LPI | ine Drivers DC Specifications | | | | | | V <sub>OL</sub> | Output low-level SE voltage | _ | -50 | | 50 | mV | | V <sub>OH</sub> | Output high-level SE voltage | _ | 1.1 | 1.2 | 1.3 | V | | Z <sub>OLP</sub> | Single-ended output impedance. | _ | 110 | _ | _ | Ω | | ΔZ <sub>OLP(01-10)</sub> | Single-ended output impedance mismatch driving opposite level | _ | _ | _ | 20 | % | | ΔZ <sub>OLP(0-11)</sub> | Single-ended output impedance mismatch driving same level | _ | _ | _ | 5 | % | | | HS L | ine Receiver DC Specifications | • | • | | • | | V <sub>IDTH</sub> | Differential input high voltage threshold | _ | _ | _ | 70 | mV | | | i | t e e e e e e e e e e e e e e e e e e e | | • | | | # **Table 68. Electrical and Timing Information (continued)** | Symbol | Parameters | Test Conditions | Min | Тур | Max | Unit | | |---------------------|--------------------------------------------|--------------------------------|-----|-----|-----|------|--| | V <sub>IDTL</sub> | Differential input low voltage threshold | _ | -70 | _ | _ | mV | | | V <sub>IHHS</sub> | Single ended input high voltage | _ | _ | _ | 460 | mV | | | V <sub>ILHS</sub> | Single ended input low voltage | _ | -40 | _ | _ | mV | | | V <sub>CMRXDC</sub> | Input common mode voltage | _ | 70 | _ | 330 | mV | | | Z <sub>ID</sub> | Differential input impedance | _ | 80 | _ | 125 | Ω | | | | LP L | ine Receiver DC Specifications | | | | | | | V <sub>IL</sub> | Input low voltage | _ | _ | _ | 550 | mV | | | V <sub>IH</sub> | Input high voltage | _ | 920 | _ | _ | mV | | | V <sub>HYST</sub> | Input hysteresis | _ | 25 | _ | _ | mV | | | | Contention Line Receiver DC Specifications | | | | | | | | V <sub>ILF</sub> | Input low fault threshold | _ | 200 | _ | 450 | mV | | ### 4.11.12.2 D-PHY Signaling Levels The signal levels are different for differential HS mode and single-ended LP mode. Figure 70 shows both the HS and LP signal levels on the left and right sides, respectively. The HS signalling levels are below the LP low-level input threshold such that LP receiver always detects low on HS signals. Figure 70. D-PHY Signaling Levels ### 4.11.12.3 HS Line Driver Characteristics Figure 71. Ideal Single-ended and Resulting Differential HS Signals # 4.11.12.4 Possible $\Delta$ VCMTX and $\Delta$ VOD Distortions of the Single-ended HS Signals Figure 72. Possible $\Delta$ VCMTX and $\Delta$ VOD Distortions of the Single-ended HS Signals # 4.11.12.5 D-PHY Switching Characteristics **Table 69. Electrical and Timing Information** | Symbol | Parameters | Test Conditions | Min | Тур | Max | Unit | |------------------------------|---------------------------------------------------|-------------------------------------------------------|-------|-------|-------|----------------------| | | HS Line Driv | ers AC Specifications | | | | | | _ | Maximum serial data rate (forward direction) | On DATAP/N outputs. 80 $\Omega$ <= RL <= 125 $\Omega$ | 80 | _ | 1000 | Mbps | | F <sub>DDRCLK</sub> | DDR CLK frequency | On DATAP/N outputs. | 40 | _ | 500 | MHz | | P <sub>DDRCLK</sub> | DDR CLK period | 80 Ω <= RL< = 125 Ω | 2 | _ | 25 | ns | | t <sub>CDC</sub> | DDR CLK duty cycle | $t_{CDC} = t_{CPH} / P_{DDRCLK}$ | _ | 50 | _ | % | | t <sub>CPH</sub> | DDR CLK high time | _ | _ | 1 | _ | UI | | t <sub>CPL</sub> | DDR CLK low time | _ | _ | 1 | _ | UI | | _ | DDR CLK / DATA Jitter | _ | _ | 75 | _ | ps pk-pk | | t <sub>SKEW[PN]</sub> | Intra-Pair (Pulse) skew | _ | _ | 0.075 | _ | UI | | t <sub>SKEW[TX]</sub> | Data to Clock Skew | _ | 0.350 | _ | 0.650 | UI | | t <sub>r</sub> | Differential output signal rise time | 20% to 80%, RL = 50 $\Omega$ | 150 | _ | 0.3UI | ps | | t <sub>f</sub> | Differential output signal fall time | 20% to 80%, RL = 50 $\Omega$ | 150 | _ | 0.3UI | ps | | $\Delta V_{\text{CMTX(HF)}}$ | Common level variation above 450 MHz | 80 Ω<= RL< = 125 Ω | _ | _ | 15 | ${\rm mV}_{\rm rms}$ | | $\Delta V_{\text{CMTX(LF)}}$ | Common level variation between 50 MHz and 450 MHz | 80 Ω<= RL< = 125 Ω | _ | _ | 25 | mV <sub>p</sub> | | | | | | | | | Table 69. Electrical and Timing Information (continued) | Symbol | Parameters | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------|------------------------------------------------------------------------|-----------------------------------|------|-----|------|-------| | | LP Line Drive | ers AC Specifications | | | | | | t <sub>rlp,</sub> t <sub>flp</sub> | Single ended output rise/fall time | 15% to 85%, C <sub>L</sub> <70 pF | _ | _ | 25 | ns | | t <sub>reo</sub> | _ | 30% to 85%, C <sub>L</sub> <70 pF | _ | _ | 35 | ns | | $\delta \text{V}/\delta t_{\text{SR}}$ | Signal slew rate | 15% to 85%, C <sub>L</sub> <70 pF | _ | _ | 120 | mV/ns | | C <sub>L</sub> | Load capacitance | _ | 0 | _ | 70 | pF | | | HS Line Rece | iver AC Specifications | • | | • | | | t <sub>SETUP[RX]</sub> | Data to Clock Receiver Setup time | _ | 0.15 | _ | _ | UI | | t <sub>HOLD[RX]</sub> | Clock to Data Receiver Hold time | _ | 0.15 | _ | _ | UI | | $\Delta V_{CMRX(HF)}$ | Common mode interference beyond 450 MHz | _ | _ | _ | 200 | mVpp | | $\Delta V_{CMRX(LF)}$ | Common mode interference between 50 MHz and 450 MHz | _ | -50 | _ | 50 | mVpp | | C <sub>CM</sub> | Common mode termination | _ | _ | _ | 60 | pF | | | LP Line Receiver AC Specifications | | | | | | | e <sub>SPIKE</sub> | Input pulse rejection | _ | _ | _ | 300 | Vps | | T <sub>MIN</sub> | Minimum pulse response | _ | 50 | _ | _ | ns | | V <sub>INT</sub> | Pk-to-Pk interference voltage | _ | _ | _ | 400 | mV | | f <sub>INT</sub> | Interference frequency | _ | 450 | _ | _ | MHz | | | Model Parameters used for Driver Load switching performance evaluation | | | | | | | C <sub>PAD</sub> | Equivalent Single ended I/O PAD capacitance. | _ | _ | _ | 1 | pF | | C <sub>PIN</sub> | Equivalent Single ended Package + PCB capacitance. | _ | _ | _ | 2 | pF | | L <sub>S</sub> | Equivalent wire bond series inductance | _ | _ | _ | 1.5 | nH | | R <sub>S</sub> | Equivalent wire bond series resistance | _ | _ | _ | 0.15 | Ω | | R <sub>L</sub> | Load Resistance | _ | 80 | 100 | 125 | Ω | ### 4.11.12.6 High-Speed Clock Timing Figure 73. DDR Clock Definition # 4.11.12.7 Forward High-Speed Data Transmission Timing The timing relationship of the DDR Clock differential signal to the Data differential signal is shown in Figure 74: Figure 74. Data to Clock Timing Definitions # 4.11.12.8 Reverse High-Speed Data Transmission Timing Figure 75. Reverse High-Speed Data Transmission Timing at Slave Side ### 4.11.12.9 Low-Power Receiver Timing Figure 76. Input Glitch Rejection of Low-Power Receivers # 4.11.13 HSI Host Controller Timing Parameters This section describes the timing parameters of the HSI Host Controller which are compliant with High-Speed Synchronous Serial Interface (HSI) Physical Layer specification version 1.01. # 4.11.13.1 Synchronous Data Flow Figure 77. Synchronized Data Flow READY Signal Timing (Frame and Stream Transmission) # 4.11.13.2 Pipelined Data Flow Figure 78. Pipelined Data Flow READY Signal Timing (Frame Transmission Mode) ### 4.11.13.3 Receiver Real-Time Data Flow Figure 79. Receiver Real-Time Data Flow READY Signal Timing # 4.11.13.4 Synchronized Data Flow Transmission with Wake Figure 80. Synchronized Data Flow Transmission with WAKE ### 4.11.13.5 Stream Transmission Mode Frame Transfer Figure 81. Stream Transmission Mode Frame Transfer (Synchronized Data Flow) # 4.11.13.6 Frame Transmission Mode (Synchronized Data Flow) Figure 82. Frame Transmission Mode Transfer of Two Frames (Synchronized Data Flow) # 4.11.13.7 Frame Transmission Mode (Pipelined Data Flow) Figure 83. Frame Transmission Mode Transfer of Two Frames (Pipelined Data Flow) # 4.11.13.8 DATA and FLAG Signal Timing Requirement for a 15 pF Load Table 70. DATA and FLAG Timing | Parameter | Description | 1 Mbit/s | 100 Mbit/s | |---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------| | t <sub>Bit, nom</sub> | Nominal bit time | 1000 ns | 10 ns | | $t_{\mbox{\scriptsize Rise, min}}$ and $t_{\mbox{\scriptsize Fall, min}}$ | Minimum allowed rise and fall time | 2 ns | 2 ns | | t <sub>TxToRxSkew, maxfq</sub> | Maximum skew between transmitter and receiver package pins | 50 ns | 0.5 ns | | t <sub>EageSepTx, min</sub> | Minimum allowed separation of signal transitions at transmitter package pins, including all timing defects, for example, jitter and skew, inside the transmitter. | 400 ns | 4 ns | | tEageSepRx, min | Minimum separation of signal transitions, measured at the receiver package pins, including all timing defects, for example, jitter and skew, inside the receiver. | 350 ns | 3.5 ns | ### 4.11.13.9 DATA and FLAG Signal Timing Figure 84. DATA and FLAG Signal Timing ### 4.11.14 PCIe PHY Parameters The PCIe interface complies with PCIe specification Gen2 x1 lane and supports the PCI Express 1.1/2.0 standard. ### 4.11.14.1 PCIE\_REXT Reference Resistor Connection The impedance calibration process requires connection of reference resistor 200 $\Omega$ . 1% precision resistor on PCIE\_REXT pads to ground. It is used for termination impedance calibration. # 4.11.15 Pulse Width Modulator (PWM) Timing Parameters This section describes the electrical information of the PWM. The PWM can be programmed to select one of three clock signals as its source frequency. The selected clock signal is passed through a prescaler before being input to the counter. The output is available at the pulse-width modulator output (PWMO) external pin. Figure 85 depicts the timing of the PWM, and Table 71 lists the PWM timing parameters. Figure 85. PWM Timing **Table 71. PWM Output Timing Parameters** | ID | Parameter | Min | Max | Unit | |----|-----------------------------|------------|---------|------| | _ | PWM Module Clock Frequency | 0 | ipg_clk | MHz | | P1 | PWM output pulse width high | gh 15 — ns | | ns | | P2 | PWM output pulse width low | 15 | _ | ns | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 ### 4.11.16 SATA PHY Parameters This section describes SATA PHY electrical specifications. ### 4.11.16.1 Transmitter and Receiver Characteristics The SATA PHY meets or exceeds the electrical compliance requirements defined in the SATA specifications. #### NOTE The tables in the following sections indicate any exceptions to the SATA specification or aspects of the SATA PHY that exceed the standard, as well as provide information about parameters not defined in the standard. The following subsections provide values obtained from a combination of simulations and silicon characterization. ### 4.11.16.1.1 SATA PHY Transmitter Characteristics Table 72 provides specifications for SATA PHY transmitter characteristics. Table 72. SATA2 PHY Transmitter Characteristics | Parameters | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------|-----------|------|-----|-----|------| | Transmit common mode voltage | $V_{CTM}$ | 0.4 | _ | 0.6 | ٧ | | Transmitter pre-emphasis accuracy (measured change in de-emphasized bit) | _ | -0.5 | _ | 0.5 | dB | #### 4.11.16.1.2 SATA PHY Receiver Characteristics Table 73 provides specifications for SATA PHY receiver characteristics. **Table 73. SATA PHY Receiver Characteristics** | Parameters | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------|--------------------------------|------|-----|-----|------| | Minimum Rx eye height (differential peak-to-peak) | V <sub>MIN_RX_EYE_HEIGHT</sub> | 175 | _ | _ | mV | | Tolerance | PPM | -400 | _ | 400 | ppm | ### 4.11.16.2 SATA REXT Reference Resistor Connection The impedance calibration process requires connection of reference resistor 191 $\Omega$ 1% precision resistor on SATA\_REXT pad to ground. Resistor calibration consists of learning which state of the internal Resistor Calibration register causes an internal, digitally trimmed calibration resistor to best match the impedance applied to the SATA\_REXT pin. The calibration register value is then supplied to all Tx and Rx termination resistors. During the calibration process (for a few tens of microseconds), up to 0.3 mW can be dissipated in the external SATA\_REXT resistor. At other times, no power is dissipated by the SATA\_REXT resistor. # 4.11.17 SCAN JTAG Controller (SJC) Timing Parameters Figure 86 depicts the SJC test clock input timing. Figure 87 depicts the SJC boundary scan timing. Figure 88 depicts the SJC test access port. Figure 89 depicts the JTAG\_TRST\_B timing. Signal parameters are listed in Table 74. Figure 86. Test Clock Input Timing Diagram Figure 87. Boundary Scan (JTAG) Timing Diagram Figure 88. Test Access Port Timing Diagram Figure 89. JTAG\_TRST\_B Timing Diagram **Table 74. JTAG Timing** | ID | Parameter <sup>1,2</sup> | All Frequencies | | Unit | | |-----|---------------------------------------------------------------------|-----------------|-----|------|--| | | Farameter / | Min | Max | Onit | | | SJ0 | JTAG_TCK frequency of operation 1/(3xT <sub>DC</sub> ) <sup>1</sup> | 0.001 | 22 | MHz | | | SJ1 | JTAG_TCK cycle time in crystal mode | 45 | _ | ns | | | SJ2 | JTAG_TCK clock pulse width measured at V <sub>M</sub> <sup>2</sup> | 22.5 | _ | ns | | | SJ3 | JTAG_TCK rise and fall times | _ | 3 | ns | | | SJ4 | Boundary scan input data set-up time | 5 | _ | ns | | | SJ5 | Boundary scan input data hold time | 24 | _ | ns | | | SJ6 | JTAG_TCK low to output data valid | _ | 40 | ns | | | SJ7 | JTAG_TCK low to output high impedance | _ | 40 | ns | | | SJ8 | JTAG_TMS, JTAG_TDI data set-up time | 5 | _ | ns | | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 | ID | Parameter <sup>1,2</sup> | All Frequencies | | Unit | | |------|-----------------------------------------|-----------------|-----|------|--| | | raiailletei 7 | Min | Max | Onit | | | SJ9 | JTAG_TMS, JTAG_TDI data hold time | 25 | _ | ns | | | SJ10 | JTAG_TCK low to JTAG_TDO data valid | _ | 44 | ns | | | SJ11 | JTAG_TCK low to JTAG_TDO high impedance | _ | 44 | ns | | | SJ12 | JTAG_TRST_B assert time | 100 | _ | ns | | | SJ13 | JTAG_TRST_B set-up time to JTAG_TCK low | 40 | _ | ns | | <sup>&</sup>lt;sup>1</sup> T<sub>DC</sub> = target frequency of SJC # 4.11.18 SPDIF Timing Parameters The Sony/Philips Digital Interconnect Format (SPDIF) data is sent using the bi-phase marking code. When encoding, the SPDIF data signal is modulated by a clock that is twice the bit rate of the data signal. Table 75 and Figure 90 and Figure 91 show SPDIF timing parameters for the Sony/Philips Digital Interconnect Format (SPDIF), including the timing of the modulating Rx clock (SPDIF\_SR\_CLK) for SPDIF in Rx mode and the timing of the modulating Tx clock (SPDIF\_ST\_CLK) for SPDIF in Tx mode. **Table 75. SPDIF Timing Parameters** | Parameter | Cymbol | Timing Parai | - Unit | | |-----------------------------------------------------------------------------------|-------------|--------------|---------------------|----| | Farameter | Symbol | Min | Max | | | SPDIF_IN Skew: asynchronous inputs, no specs apply | _ | _ | 0.7 | ns | | SPDIF_OUT output (Load = 50pf) • Skew • Transition rising • Transition falling | _<br>_<br>_ | _<br>_<br>_ | 1.5<br>24.2<br>31.3 | ns | | SPDIF_OUT output (Load = 30pf) • Skew • Transition rising • Transition falling | _<br>_<br>_ | _<br>_<br>_ | 1.5<br>13.6<br>18.0 | ns | | Modulating Rx clock (SPDIF_SR_CLK) period | srckp | 40.0 | _ | ns | | SPDIF_SR_CLK high period | srckph | 16.0 | _ | ns | | SPDIF_SR_CLK low period | srckpl | 16.0 | _ | ns | | Modulating Tx clock (SPDIF_ST_CLK) period | stclkp | 40.0 | _ | ns | | SPDIF_ST_CLK high period | stclkph | 16.0 | _ | ns | | SPDIF_ST_CLK low period | stclkpl | 16.0 | _ | ns | $<sup>^{2}</sup>$ $V_{M}$ = mid-point voltage Figure 90. SPDIF\_SR\_CLK Timing Diagram Figure 91. SPDIF\_ST\_CLK Timing Diagram # 4.11.19 SSI Timing Parameters This section describes the timing parameters of the SSI module. The connectivity of the serial synchronous interfaces are summarized in Table 76. | Port | Signal Nomenclature | Type and Access | |---------------|---------------------|--------------------------------------------| | AUDMUX port 1 | SSI 1 | Internal | | AUDMUX port 2 | SSI 2 | Internal | | AUDMUX port 3 | AUD3 | External – AUD3 I/O | | AUDMUX port 4 | AUD4 | External – EIM or CSPI1 I/O through IOMUXC | | AUDMUX port 5 | AUD5 | External – EIM or SD1 I/O through IOMUXC | | AUDMUX port 6 | AUD6 | External – EIM or DISP2 through IOMUXC | | AUDMUX port 7 | SSI 3 | Internal | **Table 76. AUDMUX Port Allocation** ### **NOTE** The terms WL and BL used in the timing diagrams and tables refer to Word Length (WL) and Bit Length (BL). # 4.11.19.1 SSI Transmitter Timing with Internal Clock Figure 92 depicts the SSI transmitter internal clock timing and Table 77 lists the timing parameters for the SSI transmitter internal clock. Figure 92. SSI Transmitter Internal Clock Timing Diagram **Table 77. SSI Transmitter Timing with Internal Clock** | ID | Parameter | Min | Max | Unit | |------|-----------------------------------------------------|------|------|------| | | Internal Clock Operation | | | | | SS1 | AUDx_TXC/AUDx_RXC clock period | 81.4 | _ | ns | | SS2 | AUDx_TXC/AUDx_RXC clock high period | 36.0 | _ | ns | | SS4 | AUDx_TXC/AUDx_RXC clock low period | 36.0 | _ | ns | | SS6 | AUDx_TXC high to AUDx_TXFS (bl) high | _ | 15.0 | ns | | SS8 | AUDx_TXC high to AUDx_TXFS (bl) low | _ | 15.0 | ns | | SS10 | AUDx_TXC high to AUDx_TXFS (wl) high | _ | 15.0 | ns | | SS12 | AUDx_TXC high to AUDx_TXFS (wl) low | _ | 15.0 | ns | | SS14 | AUDx_TXC/AUDx_RXC Internal AUDx_TXFS rise time | _ | 6.0 | ns | | SS15 | AUDx_TXC/AUDx_RXC Internal AUDx_TXFS fall time | _ | 6.0 | ns | | SS16 | AUDx_TXC high to AUDx_TXD valid from high impedance | _ | 15.0 | ns | | SS17 | AUDx_TXC high to AUDx_TXD high/low | _ | 15.0 | ns | | SS18 | AUDx_TXC high to AUDx_TXD high impedance | _ | 15.0 | ns | **Table 77. SSI Transmitter Timing with Internal Clock (continued)** | ID | Parameter | Min | Max | Unit | | | |------|----------------------------------------|------|-----|------|--|--| | | Synchronous Internal Clock Operation | | | | | | | SS42 | AUDx_RXD setup before AUDx_TXC falling | 10.0 | _ | ns | | | | SS43 | AUDx_RXD hold after AUDx_TXC falling | 0.0 | _ | ns | | | ### **NOTE** - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal AUDx\_TXC/AUDx\_RXC and/or the frame sync AUDx\_TXFS/AUDx\_RXFS shown in the tables and in the figures. - All timings are on Audiomux Pads when SSI is being used for data transfer. - The terms, WL and BL, refer to Word Length (WL) and Bit Length (BL). - For internal Frame Sync operation using external clock, the frame sync timing is the same as that of transmit data (for example, during AC97 mode of operation). # 4.11.19.2 SSI Receiver Timing with Internal Clock Figure 93 depicts the SSI receiver internal clock timing and Table 78 lists the timing parameters for the receiver timing with the internal clock. Figure 93. SSI Receiver Internal Clock Timing Diagram Table 78. SSI Receiver Timing with Internal Clock | ID | Parameter | Min | Max | Unit | |------|-----------------------------------------|------|------|------| | | Internal Clock Operatio | n | | | | SS1 | AUDx_TXC/AUDx_RXC clock period | 81.4 | _ | ns | | SS2 | AUDx_TXC/AUDx_RXC clock high period | 36.0 | _ | ns | | SS3 | AUDx_TXC/AUDx_RXC clock rise time | _ | 6.0 | ns | | SS4 | AUDx_TXC/AUDx_RXC clock low period | 36.0 | _ | ns | | SS5 | AUDx_TXC/AUDx_RXC clock fall time | _ | 6.0 | ns | | SS7 | AUDx_RXC high to AUDx_TXFS (bl) high | _ | 15.0 | ns | | SS9 | AUDx_RXC high to AUDx_TXFS (bl) low | _ | 15.0 | ns | | SS11 | AUDx_RXC high to AUDx_TXFS (wl) high | _ | 15.0 | ns | | SS13 | AUDx_RXC high to AUDx_TXFS (wl) low | _ | 15.0 | ns | | SS20 | AUDx_RXD setup time before AUDx_RXC low | 10.0 | _ | ns | | SS21 | AUDx_RXD hold time after AUDx_RXC low | 0.0 | _ | ns | Table 78. SSI Receiver Timing with Internal Clock (continued) | ID | Parameter | Min | Max | Unit | | | |------|--------------------------------|-------|-----|------|--|--| | | Oversampling Clock Operation | | | | | | | SS47 | Oversampling clock period | 15.04 | _ | ns | | | | SS48 | Oversampling clock high period | 6.0 | _ | ns | | | | SS49 | Oversampling clock rise time | _ | 3.0 | ns | | | | SS50 | Oversampling clock low period | 6.0 | _ | ns | | | | SS51 | Oversampling clock fall time | _ | 3.0 | ns | | | ### NOTE - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal AUDx\_TXC/AUDx\_RXC and/or the frame sync AUDx\_TXFS/AUDx\_RXFS shown in the tables and in the figures. - All timings are on Audiomux Pads when SSI is being used for data transfer. - AUDx\_TXC and AUDx\_RXC refer to the Transmit and Receive sections of the SSI. - The terms, WL and BL, refer to Word Length (WL) and Bit Length (BL). - For internal Frame Sync operation using external clock, the frame sync timing is same as that of transmit data (for example, during AC97 mode of operation). # 4.11.19.3 SSI Transmitter Timing with External Clock Figure 94 depicts the SSI transmitter external clock timing and Table 79 lists the timing parameters for the transmitter timing with the external clock. Figure 94. SSI Transmitter External Clock Timing Diagram | Table 79. SSI Transmitter Timing with External | Clock | |------------------------------------------------|-------| |------------------------------------------------|-------| | ID | Parameter | Min | Max | Unit | |------|-----------------------------------------------------|-------|------|------| | | External Clock Operation | | | | | SS22 | AUDx_TXC/AUDx_RXC clock period | 81.4 | _ | ns | | SS23 | AUDx_TXC/AUDx_RXC clock high period | 36.0 | _ | ns | | SS24 | AUDx_TXC/AUDx_RXC clock rise time | _ | 6.0 | ns | | SS25 | AUDx_TXC/AUDx_RXC clock low period | 36.0 | _ | ns | | SS26 | AUDx_TXC/AUDx_RXC clock fall time | _ | 6.0 | ns | | SS27 | AUDx_TXC high to AUDx_TXFS (bl) high | -10.0 | 15.0 | ns | | SS29 | AUDx_TXC high to AUDx_TXFS (bl) low | 10.0 | _ | ns | | SS31 | AUDx_TXC high to AUDx_TXFS (wl) high | -10.0 | 15.0 | ns | | SS33 | AUDx_TXC high to AUDx_TXFS (wl) low | 10.0 | _ | ns | | SS37 | AUDx_TXC high to AUDx_TXD valid from high impedance | _ | 15.0 | ns | | SS38 | AUDx_TXC high to AUDx_TXD high/low | _ | 15.0 | ns | | SS39 | AUDx_TXC high to AUDx_TXD high impedance | _ | 15.0 | ns | **Table 79. SSI Transmitter Timing with External Clock (continued)** | ID | Parameter | Min | Max | Unit | | |--------------------------------------|----------------------------------------|------|-----|------|--| | Synchronous External Clock Operation | | | | | | | SS44 | AUDx_RXD setup before AUDx_TXC falling | 10.0 | _ | ns | | | SS45 | AUDx_RXD hold after AUDx_TXC falling | 2.0 | _ | ns | | | SS46 | AUDx_RXD rise/fall time | _ | 6.0 | ns | | #### NOTE - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal AUDx\_TXC/AUDx\_RXC and/or the frame sync AUDx\_TXFS/AUDx\_RXFS shown in the tables and in the figures. - All timings are on Audiomux Pads when SSI is being used for data transfer. - AUDx\_TXC and AUDx\_RXC refer to the Transmit and Receive sections of the SSI. - The terms WL and BL refer to Word Length (WL) and Bit Length (BL). - For internal Frame Sync operation using external clock, the frame sync timing is same as that of transmit data (for example, during AC97 mode of operation). # 4.11.19.4 SSI Receiver Timing with External Clock Figure 95 depicts the SSI receiver external clock timing and Table 80 lists the timing parameters for the receiver timing with the external clock. Figure 95. SSI Receiver External Clock Timing Diagram i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 **Table 80. SSI Receiver Timing with External Clock** | ID | Parameter | Min | Max | Unit | |------|------------------------------------------------|------|------|------| | | External Clock Operation | on | | | | SS22 | AUDx_TXC/AUDx_RXC clock period | 81.4 | _ | ns | | SS23 | AUDx_TXC/AUDx_RXC clock high period | 36 | _ | ns | | SS24 | AUDx_TXC/AUDx_RXC clock rise time | _ | 6.0 | ns | | SS25 | AUDx_TXC/AUDx_RXC clock low period | 36 | _ | ns | | SS26 | AUDx_TXC/AUDx_RXC clock fall time | _ | 6.0 | ns | | SS28 | AUDx_RXC high to AUDx_TXFS (bl) high | -10 | 15.0 | ns | | SS30 | AUDx_RXC high to AUDx_TXFS (bl) low | 10 | _ | ns | | SS32 | AUDx_RXC high to AUDx_TXFS (wl) high | -10 | 15.0 | ns | | SS34 | AUDx_RXC high to AUDx_TXFS (wl) low | 10 | _ | ns | | SS35 | AUDx_TXC/AUDx_RXC External AUDx_TXFS rise time | _ | 6.0 | ns | | SS36 | AUDx_TXC/AUDx_RXC External AUDx_TXFS fall time | _ | 6.0 | ns | | SS40 | AUDx_RXD setup time before AUDx_RXC low | 10 | _ | ns | | SS41 | AUDx_RXD hold time after AUDx_RXC low | 2 | _ | ns | ### NOTE - All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal AUDx\_TXC/AUDx\_RXC and/or the frame sync AUDx\_TXFS/AUDx\_RXFS shown in the tables and in the figures. - All timings are on Audiomux Pads when SSI is being used for data transfer. - AUDx\_TXC and AUDx\_RXC refer to the Transmit and Receive sections of the SSI. - The terms, WL and BL, refer to Word Length (WL) and Bit Length (BL). - For internal Frame Sync operation using external clock, the frame sync timing is same as that of transmit data (for example, during AC97 mode of operation). # 4.11.20 UART I/O Configuration and Timing Parameters # 4.11.20.1 UART RS-232 I/O Configuration in Different Modes The i.MX 6Dual/6Quad UART interfaces can serve both as DTE or DCE device. This can be configured by the DCEDTE control bit (default 0 – DCE mode). Table 81 shows the UART I/O configuration based on the enabled mode. Table 81. UART I/O Configuration vs. Mode | Port | | DTE Mode | DCE Mode | | | |---------------|-----------|-----------------------------|-----------|-----------------------------|--| | | Direction | Description | Direction | Description | | | UARTx_RTS_B | Output | RTS from DTE to DCE | Input | RTS from DTE to DCE | | | UARTx_CTS_B | Input | CTS from DCE to DTE | Output | CTS from DCE to DTE | | | UARTx_DTR_B | Output | DTR from DTE to DCE | Input | DTR from DTE to DCE | | | UARTx_DSR_B | Input | DSR from DCE to DTE | Output | DSR from DCE to DTE | | | UARTx_DCD_B | Input | DCD from DCE to DTE | Output | DCD from DCE to DTE | | | UARTx_RI_B | Input | RING from DCE to DTE | Output | RING from DCE to DTE | | | UARTx_TX_DATA | Input | Serial data from DCE to DTE | Output | Serial data from DCE to DTE | | | UARTx_RX_DATA | Output | Serial data from DTE to DCE | Input | Serial data from DTE to DCE | | ### 4.11.20.2 UART RS-232 Serial Mode Timing The following sections describe the electrical information of the UART module in the RS-232 mode. ### 4.11.20.2.1 UART Transmitter Figure 96 depicts the transmit timing of UART in the RS-232 serial mode, with 8 data bit/1 stop bit format. Table 82 lists the UART RS-232 serial mode transmit timing characteristics. Figure 96. UART RS-232 Serial Mode Transmit Timing Diagram Table 82. RS-232 Serial Mode Transmit Timing Parameters | ID | Parameter | Symbol | Min | Max | Unit | |-----|-------------------|-------------------|---------------------------------------------------------------------------|-------------------------------------------------|------| | UA1 | Transmit Bit Time | t <sub>Tbit</sub> | 1/F <sub>baud_rate</sub> <sup>1</sup> - T <sub>ref_clk</sub> <sup>2</sup> | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> | _ | <sup>&</sup>lt;sup>1</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (ipg\_perclk frequency)/16. ### 4.11.20.2.2 UART Receiver Figure 97 depicts the RS-232 serial mode receive timing with 8 data bit/1 stop bit format. Table 83 lists serial mode receive timing characteristics. Figure 97. UART RS-232 Serial Mode Receive Timing Diagram Table 83. RS-232 Serial Mode Receive Timing Parameters | ID | Parameter | Symbol | Min | Max | Unit | |-----|-------------------------------|-------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------|------| | UA2 | Receive Bit Time <sup>1</sup> | t <sub>Rbit</sub> | 1/F <sub>baud_rate</sub> <sup>2</sup> –<br>1/(16 × F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> +<br>1/(16 × F <sub>baud_rate</sub> ) | _ | <sup>&</sup>lt;sup>1</sup> The UART receiver can tolerate $1/(16 \times F_{baud\_rate})$ tolerance in each bit. But accumulation tolerance in one frame must not exceed $3/(16 \times F_{baud\_rate})$ . <sup>&</sup>lt;sup>2</sup> T<sub>ref\_clk</sub>: The period of UART reference clock *ref\_clk* (*ipg\_perclk* after RFDIV divider). <sup>&</sup>lt;sup>2</sup> F<sub>haud\_rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16. ### 4.11.20.2.3 UART IrDA Mode Timing The following subsections give the UART transmit and receive timings in IrDA mode. ### **UART IrDA Mode Transmitter** Figure 98 depicts the UART IrDA mode transmit timing, with 8 data bit/1 stop bit format. Table 84 lists the transmit timing characteristics. Figure 98. UART IrDA Mode Transmit Timing Diagram **Table 84. IrDA Mode Transmit Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |-----|--------------------------------|-----------------------|-----------------------------------------------------|---------------------------------------------------|------| | UAG | Transmit Bit Time in IrDA mode | t <sub>TIRbit</sub> | 1/F <sub>baud_rate</sub> 1 - T <sub>ref_clk</sub> 2 | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> | _ | | UA4 | Transmit IR Pulse Duration | t <sub>TIRpulse</sub> | $(3/16) \times (1/F_{baud\_rate}) - T_{ref\_clk}$ | $(3/16) \times (1/F_{baud\_rate}) + T_{ref\_clk}$ | _ | <sup>&</sup>lt;sup>1</sup> F<sub>baud rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16. ### **UART IrDA Mode Receiver** Figure 99 depicts the UART IrDA mode receive timing, with 8 data bit/1 stop bit format. Table 85 lists the receive timing characteristics. Figure 99. UART IrDA Mode Receive Timing Diagram **Table 85. IrDA Mode Receive Timing Parameters** | ID | Parameter | Symbol | Min | Max | Unit | |-----|--------------------------------------------|-----------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------|------| | UA5 | Receive Bit Time <sup>1</sup> in IrDA mode | t <sub>RIRbit</sub> | 1/F <sub>baud_rate</sub> <sup>2</sup> –<br>1/(16 × F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> +<br>1/(16 × F <sub>baud_rate</sub> ) | _ | | UA6 | Receive IR Pulse Duration | t <sub>RIRpulse</sub> | 1.41 µs | (5/16) × (1/F <sub>baud_rate</sub> ) | _ | The UART receiver can tolerate $1/(16 \times F_{baud\_rate})$ tolerance in each bit. But accumulation tolerance in one frame must not exceed $3/(16 \times F_{baud\_rate})$ . <sup>&</sup>lt;sup>2</sup> T<sub>ref\_clk</sub>: The period of UART reference clock *ref\_clk* (*ipg\_perclk* after RFDIV divider). <sup>&</sup>lt;sup>2</sup> F<sub>baud\_rate</sub>: Baud rate frequency. The maximum baud rate the UART can support is (*ipg\_perclk* frequency)/16. # 4.11.21 USB HSIC Timings This section describes the electrical information of the USB HSIC port. ### **NOTE** HSIC is a DDR signal. The following timing specification is for both rising and falling edges. # 4.11.21.1 Transmit Timing Figure 100. USB HSIC Transmit Waveform **Table 86. USB HSIC Transmit Parameters** | Name | Parameter | Min | Max | Unit | Comment | |---------|---------------------------------|-------|-------|------|--------------------------------| | Tstrobe | strobe period | 4.166 | 4.167 | ns | _ | | Todelay | data output delay time | 550 | 1350 | ps | Measured at 50% point | | Tslew | strobe/data rising/falling time | 0.7 | 2 | V/ns | Averaged from 30% – 70% points | # 4.11.21.2 Receive Timing Figure 101. USB HSIC Receive Waveform Table 87. USB HSIC Receive Parameters<sup>1</sup> | Name | Parameter | Min | Max | Unit | Comment | |---------|---------------------------------|-------|-------|------|--------------------------------| | Tstrobe | strobe period | 4.166 | 4.167 | ns | _ | | Thold | data hold time | 300 | _ | ps | Measured at 50% point | | Tsetup | data setup time | 365 | _ | ps | Measured at 50% point | | Tslew | strobe/data rising/falling time | 0.7 | 2 | V/ns | Averaged from 30% – 70% points | <sup>&</sup>lt;sup>1</sup> The timings in the table are guaranteed when: <sup>—</sup>AC I/O voltage is between 0.9x to 1x of the I/O supply <sup>-</sup>DDR\_SEL configuration bits of the I/O are set to (10)b ### 4.11.22 USB PHY Parameters This section describes the USB-OTG PHY and the USB Host port PHY parameters. The USB PHY meets the electrical compliance requirements defined in the Universal Serial Bus Revision 2.0 OTG, USB Host with the amendments below (On-The-Go and Embedded Host Supplement to the USB Revision 2.0 Specification is not applicable to Host port). - USB ENGINEERING CHANGE NOTICE - Title: 5V Short Circuit Withstand Requirement Change - Applies to: Universal Serial Bus Specification, Revision 2.0 - Errata for USB Revision 2.0 April 27, 2000 as of 12/7/2000 - USB ENGINEERING CHANGE NOTICE - Title: Pull-up/Pull-down resistors - Applies to: Universal Serial Bus Specification, Revision 2.0 - USB ENGINEERING CHANGE NOTICE - Title: Suspend Current Limit Changes - Applies to: Universal Serial Bus Specification, Revision 2.0 - USB ENGINEERING CHANGE NOTICE - Title: USB 2.0 Phase Locked SOFs - Applies to: Universal Serial Bus Specification, Revision 2.0 - On-The-Go and Embedded Host Supplement to the USB Revision 2.0 Specification - Revision 2.0 plus errata and ecn June 4, 2010 - Battery Charging Specification (available from USB-IF) - Revision 1.2, December 7, 2010 - Portable device only # 5 Boot Mode Configuration This section provides information on boot mode configuration pins allocation and boot devices interfaces allocation. # 5.1 Boot Mode Configuration Pins Table 88 provides boot options, functionality, fuse values, and associated pins. Several input pins are also sampled at reset and can be used to override fuse values, depending on the value of BT\_FUSE\_SEL fuse. The boot option pins are in effect when BT\_FUSE\_SEL fuse is '0' (cleared, which is the case for an unblown fuse). For detailed boot mode options configured by the boot mode pins, see the i.MX 6Dual/6Quad Fuse Map document and the System Boot chapter of the i.MX 6Dual/6Quad reference manual (IMX6DQRM). Table 88. Fuses and Associated Pins Used for Boot | Pin | Direction at Reset | eFuse Name | | | | | | |---------------------|---------------------------|---------------------|--|--|--|--|--| | Boot Mode Selection | | | | | | | | | BOOT_MODE1 | Input | Boot Mode Selection | | | | | | | BOOT_MODE0 | Input | Boot Mode Selection | | | | | | | | Boot Options <sup>1</sup> | | | | | | | | EIM_DA0 | Input | BOOT_CFG1[0] | | | | | | | EIM_DA1 | Input | BOOT_CFG1[1] | | | | | | | EIM_DA2 | Input | BOOT_CFG1[2] | | | | | | | EIM_DA3 | Input | BOOT_CFG1[3] | | | | | | | EIM_DA4 | Input | BOOT_CFG1[4] | | | | | | | EIM_DA5 | Input | BOOT_CFG1[5] | | | | | | | EIM_DA6 | Input | BOOT_CFG1[6] | | | | | | | EIM_DA7 | Input | BOOT_CFG1[7] | | | | | | | EIM_DA8 | Input | BOOT_CFG2[0] | | | | | | | EIM_DA9 | Input | BOOT_CFG2[1] | | | | | | | EIM_DA10 | Input | BOOT_CFG2[2] | | | | | | | EIM_DA11 | Input | BOOT_CFG2[3] | | | | | | | EIM_DA12 | Input | BOOT_CFG2[4] | | | | | | | EIM_DA13 | Input | BOOT_CFG2[5] | | | | | | | EIM_DA14 | Input | BOOT_CFG2[6] | | | | | | | EIM_DA15 | Input | BOOT_CFG2[7] | | | | | | | EIM_A16 | Input | BOOT_CFG3[0] | | | | | | | EIM_A17 | Input | BOOT_CFG3[1] | | | | | | ### **Boot Mode Configuration** Table 88. Fuses and Associated Pins Used for Boot (continued) | Pin | Direction at Reset | eFuse Name | |----------|--------------------|--------------| | EIM_A18 | Input | BOOT_CFG3[2] | | EIM_A19 | Input | BOOT_CFG3[3] | | EIM_A20 | Input | BOOT_CFG3[4] | | EIM_A21 | Input | BOOT_CFG3[5] | | EIM_A22 | Input | BOOT_CFG3[6] | | EIM_A23 | Input | BOOT_CFG3[7] | | EIM_A24 | Input | BOOT_CFG4[0] | | EIM_WAIT | Input | BOOT_CFG4[1] | | EIM_LBA | Input | BOOT_CFG4[2] | | EIM_EB0 | Input | BOOT_CFG4[3] | | EIM_EB1 | Input | BOOT_CFG4[4] | | EIM_RW | Input | BOOT_CFG4[5] | | EIM_EB2 | Input | BOOT_CFG4[6] | | EIM_EB3 | Input | BOOT_CFG4[7] | Pin value overrides fuse settings for BT\_FUSE\_SEL = '0'. Signal Configuration as Fuse Override Input at Power Up. These are special I/O lines that control the boot up configuration during product development. In production, the boot configuration can be controlled by fuses. # 5.2 Boot Devices Interfaces Allocation Table 89 lists the interfaces that can be used by the boot process in accordance with the specific boot mode configuration. The table also describes the interface's specific modes and IOMUXC allocation, which are configured during boot when appropriate. **Table 89. Interfaces Allocation During Boot** | Interface | IP Instance | Allocated Pads During Boot | Comment | |-----------|-------------|---------------------------------------------------------------------------------------|-----------------------------------------------------| | SPI | ECSPI-1 | EIM_D17, EIM_D18, EIM_D16, EIM_EB2, EIM_D19,<br>EIM_D24, EIM_D25 | _ | | SPI | ECSPI-2 | CSI0_DAT10, CSI0_DAT9, CSI0_DAT8, CSI0_DAT11, EIM_LBA, EIM_D24, EIM_D25 | _ | | SPI | ECSPI-3 | DISP0_DAT2, DISP0_DAT1, DISP0_DAT0,<br>DISP0_DAT3, DISP0_DAT4, DISP0_DAT5, DISP0_DAT6 | _ | | SPI | ECSPI-4 | EIM_D22, EIM_D28, EIM_D21, EIM_D20, EIM_A25,<br>EIM_D24, EIM_D25 | _ | | SPI | ECSPI-5 | SD1_DAT0, SD1_CMD, SD1_CLK, SD1_DAT1,<br>SD1_DAT2, SD1_DAT3, SD2_DAT3 | _ | | EIM | EIM | EIM_DA[15:0], EIM_D[31:16], CSI0_DAT[19:4],<br>CSI0_DATA_EN, CSI0_VSYNC | Used for NOR, OneNAND boot<br>Only CS0 is supported | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 # **Table 89. Interfaces Allocation During Boot (continued)** | Interface | IP Instance | Allocated Pads During Boot | Comment | |------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------| | NAND Flash | GPMI | NANDF_CLE, NANDF_ALE, NANDF_WP_B,<br>SD4_CMD, SD4_CLK, NANDF_RB0, SD4_DAT0,<br>NANDF_CS0, NANDF_CS1, NANDF_CS2,<br>NANDF_CS3, NANDF_D[7:0] | 8 bit<br>Only CS0 is supported | | SD/MMC | USDHC-1 | SD1_CLK, SD1_CMD,SD1_DAT0, SD1_DAT1,<br>SD1_DAT2, SD1_DAT3, NANDF_D0, NANDF_D1,<br>NANDF_D2, NANDF_D3, KEY_COL1 | 1, 4, or 8 bit | | SD/MMC | USDHC-2 | SD2_CLK, SD2_CMD, SD2_DAT0, SD2_DAT1,<br>SD2_DAT2, SD2_DAT3, NANDF_D4, NANDF_D5,<br>NANDF_D6, NANDF_D7, KEY_ROW1 | 1, 4, or 8 bit | | SD/MMC | USDHC-3 | SD3_CLK, SD3_CMD, SD3_DAT0, SD3_DAT1,<br>SD3_DAT2, SD3_DAT3, SD3_DAT4, SD3_DAT5,<br>SD3_DAT6, SD3_DAT7, GPIO_18 | 1, 4, or 8 bit | | SD/MMC | USDHC-4 | SD4_CLK, SD4_CMD, SD4_DAT0, SD4_DAT1,<br>SD4_DAT2, SD4_DAT3, SD4_DAT4, SD4_DAT5,<br>SD4_DAT6, SD4_DAT7, NANDF_CS1 | 1, 4, or 8 bit | | I2C | I2C-1 | EIM_D28, EIM_D21 | _ | | I2C | I2C-2 | EIM_D16, EIM_EB2 | _ | | I2C | I2C-3 | EIM_D18, EIM_D17 | _ | | SATA | SATA_PHY | SATA_TXM, SATA_TXP, SATA_RXP, SATA_RXM,<br>SATA_REXT | _ | | USB | USB-OTG<br>PHY | USB_OTG_DP<br>USB_OTG_DN<br>USB_OTG_VBUS | _ | # 6 Package Information and Contact Assignments This section includes the contact assignment information and mechanical package drawing. # 6.1 Updated Signal Naming Convention The signal names of the i.MX6 series of products have been standardized to better align the signal names within the family and across the documentation. Some of the benefits of these changes are as follows: - The names are unique within the scope of an SoC and within the series of products - Searches will return all occurrences of the named signal - The names are consistent between i.MX 6 series products implementing the same modules - The module instance is incorporated into the signal name This change applies only to signal names. The original ball names have been preserved to prevent the need to change schematics, BSDL models, IBIS models, etc. Throughout this document, the updated signal names are used except where referenced as a ball name (such as the Functional Contact Assignments table, Ball Map table, and so on). A master list of the signal name changes is in the document, *IMX 6 Series Signal Name Mapping* (EB792). This list can be used to map the signal names used in older documentation to the new standardized naming conventions. # 6.2 21 x 21 mm Package Information # 6.2.1 Case FCPBGA, 21 x 21 mm, 0.8 mm Pitch, 25 x 25 Ball Matrix # 6.2.1.1 21 x 21 mm Lidded Package Figure 103 shows the top, bottom, and side views of the $21 \times 21$ mm lidded package. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OU | TLINE | PRINT VERSION NO | T TO SCALE | |------------------------------------------------------|---------------|---------|--------------------|-------------| | TITLE: 624 I/O FC PB0 | GA | DOCUME | NT NO: 98ASA00330D | REV: D | | 21 X 21 X 2 PKG,<br>0.8 MM PITCH, STAMPED LID | | STANDAF | RD: NON-JEDEC | | | | | | | 08 OCT 2013 | Figure 102. 21 x 21 mm Lidded Package Top, Bottom, and Side Views (Sheet 1 of 2) i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 ### NOTES: 1. ALL DIMENSIONS IN MILLIMETERS. 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. <u>/3.\</u> MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. 4. DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. 5. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. 21.2MM MAXIMUM PACKAGE ASSEMBLY (LID + LAMINATE) X AND Y. | © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OU | TLINE | PRINT VERSION NOT | TO SCALE | |--------------------------------------------------------------------|---------------|---------|--------------------|-------------| | TITLE: 624 I/O FC PBGA, 21 X 21 X 2 PKG, 0.8 MM PITCH, STAMPED LID | | DOCUMEN | NT NO: 98ASA00330D | REV: D | | | | STANDAF | RD: NON-JEDEC | | | | | | С | 08 OCT 2013 | Figure 103. 21 x 21 mm Lidded Package Top, Bottom, and Side Views (Sheet 2 of 2) i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 # 6.2.2 21 x 21 mm Ground, Power, Sense, and Reference Contact Assignments Table 90 shows the device connection list for ground, power, sense, and reference contact signals. Table 90. 21 x 21 mm Supplies Contact Assignment | Supply Rail Name | Ball(s) Position(s) | Remark | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | CSI_REXT | D4 | _ | | DRAM_VREF | AC2 | _ | | DSI_REXT | G4 | _ | | FA_ANA | A5 | _ | | GND | A13, A25, A4, A8, AA10, AA13, AA16, AA19, AA22, AD4, D3, F8, J15, L10, M15, P15, T15, U8, W17, AA7, AD7, D6, G10, J18, L12, M18, P18, T17, V19, W18, AB24, AE1, D8, G19, J2, L15, M8, P8, T19, V8, W19, AB3, AE25, E5, G3, J8, L18, N10, R12, T8, W10, W3, AD10, B4, E6, H12, K10, L2, N15, R15, U11, W11, W7, AD13, C1, E7, H15, K12, L5, N18, R17, U12, W12, W8, AD16, C10, F5, H18, K15, L8, N8, R8, U15, W13, W9, AD19, C4, F6, H8, K18, M10, P10, T11, U17, W15, Y24, AD22, C6, F7, J12, K8, M12, P12, T12, U19, W16, Y5 | _ | | GPANAIO | C8 | _ | | HDMI_DDCCEC | K2 | Analog ground reference for the Hot<br>Plug detect signal | | HDMI_REF | J1 | _ | | HDMI_VP | L7 | _ | | HDMI_VPH | M7 | _ | | NVCC_CSI | N7 | Supply of the camera sensor interface | | NVCC_DRAM | R18, T18, U18, V10, V11, V12, V13,<br>V14, V15, V16, V17, V18, V9 | Supply of the DDR interface | | NVCC_EIM0 | K19 | Supply of the EIM interface | | NVCC_EIM1 | L19 | Supply of the EIM interface | | NVCC_EIM2 | M19 | Supply of the EIM interface | | NVCC_ENET | R19 | Supply of the ENET interface | | NVCC_GPIO | P7 | Supply of the GPIO interface | | NVCC_JTAG | J7 | Supply of the JTAG tap controller interface | | NVCC_LCD | P19 | Supply of the LCD interface | | NVCC_LVDS2P5 | V7 | Supply of the LVDS display interface and DDR pre-drivers. Even if the LVDS interface is not used, this supply must remain powered. | | NVCC_MIPI | K7 | Supply of the MIPI interface | Table 90. 21 x 21 mm Supplies Contact Assignment (continued) | Supply Rail Name | Ball(s) Position(s) | Remark | |------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | NVCC_NANDF | G15 | Supply of the RAW NAND Flash<br>Memories interface | | NVCC_PLL_OUT | E8 | _ | | NVCC_RGMII | G18 | Supply of the ENET interface | | NVCC_SD1 | G16 | Supply of the SD card interface | | NVCC_SD2 | G17 | Supply of the SD card interface | | NVCC_SD3 | G14 | Supply of the SD card interface | | PCIE_VP | H7 | _ | | PCIE_REXT | A2 | _ | | PCIE_VPH | G7 | PCI PHY supply | | PCIE_VPTX | G8 | PCI PHY supply | | SATA_REXT | C14 | _ | | SATA_VP | G13 | _ | | SATA_VPH | G12 | _ | | USB_H1_VBUS | D10 | _ | | USB_OTG_VBUS | E9 | _ | | VDD_CACHE_CAP | N12 | Cache supply input. This input should be connected to (driven by) VDD_SOC_CAP. The external capacitor used for VDD_SOC_CAP is sufficient for this supply. | | VDD_FA | B5 | _ | | VDD_SNVS_CAP | G9 | Secondary supply for the SNVS (internal regulator output—requires capacitor if internal regulator is used) | | VDD_SNVS_IN | G11 | Primary supply for the SNVS regulator | | VDDARM_CAP | H13, J13, K13, L13, M13, N13, P13, R13 | Secondary supply for the ARM0 and ARM1 cores (internal regulator output—requires capacitor if internal regulator is used) | | VDDARM_IN | H14, J14, K14, L14, M14, N14, P14, R14 | Primary supply for the ARM0 and ARM1 core regulator | | VDDARM23_CAP | H11, J11, K11, L11, M11, N11, P11, R11 | Secondary supply for the ARM2 and ARM3 cores (internal regulator output—requires capacitor if internal regulator is used) | | VDDARM23_IN | K9, L9, M9, N9, P9, R9, T9, U9 | Primary supply for the ARM2 and ARM3 core regulator | Table 90. 21 x 21 mm Supplies Contact Assignment (continued) | Supply Rail Name | Ball(s) Position(s) | Remark | |------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------| | VDDHIGH_CAP | H10, J10 | Secondary supply for the 2.5 V domain (internal regulator output—requires capacitor if internal regulator is used) | | VDDHIGH_IN | H9, J9 | Primary supply for the 2.5 V regulator | | VDDPU_CAP | H17, J17, K17, L17, M17, N17, P17 | Secondary supply for the VPU and GPU (internal regulator output—requires capacitor if internal regulator is used) | | VDDSOC_CAP | R10, T10, T13, T14, U10, U13, U14 | Secondary supply for the SoC and PU (internal regulator output—requires capacitor if internal regulator is used) | | VDDSOC_IN | H16, J16, K16, L16, M16, N16, P16, R16, T16, U16 | Primary supply for the SoC and PU regulators | | VDDUSB_CAP | F9 | Secondary supply for the 3 V domain (internal regulator output—requires capacitor if internal regulator is used) | | ZQPAD | AE17 | _ | Table 91 displays an alpha-sorted list of the signal assignments including power rails. The table also includes out of reset pad state. Table 91. 21 x 21 mm Functional Contact Assignments | | Ball | Power Group | Ball Type | Out of Reset Condition <sup>1</sup> | | | | |------------|------|--------------|-----------|-------------------------------------|-----------------------------------|--------------|--------------------| | Ball Name | | | | Default<br>Mode<br>(Reset<br>Mode) | Default Function<br>(Signal Name) | Input/Output | Value <sup>2</sup> | | BOOT_MODE0 | C12 | VDD_SNVS_IN | GPIO | ALT0 | SRC_BOOT_MODE0 | Input | PD (100K) | | BOOT_MODE1 | F12 | VDD_SNVS_IN | GPIO | ALT0 | SRC_BOOT_MODE1 | Input | PD (100K) | | CLK1_N | C7 | VDD_HIGH_CAP | _ | _ | CLK1_N | _ | _ | | CLK1_P | D7 | VDD_HIGH_CAP | _ | _ | CLK1_P | _ | _ | | CLK2_N | C5 | VDD_HIGH_CAP | _ | _ | CLK2_N | _ | _ | | CLK2_P | D5 | VDD_HIGH_CAP | _ | _ | CLK2_P | _ | _ | | CSI_CLK0M | F4 | NVCC_MIPI | _ | _ | CSI_CLK_N | _ | _ | | CSI_CLK0P | F3 | NVCC_MIPI | _ | _ | CSI_CLK_P | _ | _ | | CSI_D0M | E4 | NVCC_MIPI | _ | _ | CSI_DATA0_N | _ | _ | | CSI_D0P | E3 | NVCC_MIPI | _ | _ | CSI_DATA0_P | _ | _ | | CSI_D1M | D1 | NVCC_MIPI | _ | _ | CSI_DATA1_N | _ | _ | | CSI_D1P | D2 | NVCC_MIPI | _ | _ | CSI_DATA1_P | _ | _ | | CSI_D2M | E1 | NVCC_MIPI | _ | _ | CSI_DATA2_N | _ | _ | | CSI_D2P | E2 | NVCC_MIPI | _ | _ | CSI_DATA2_P | _ | _ | | CSI_D3M | F2 | NVCC_MIPI | _ | _ | CSI_DATA3_N | _ | _ | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 Table 91. 21 x 21 mm Functional Contact Assignments (continued) | Ball Name | Ball | Power Group | Ball Type | Out of Reset Condition <sup>1</sup> | | | | | |--------------|------|-------------|-----------|-------------------------------------|-----------------------------------|--------------|--------------------|--| | | | | | Default<br>Mode<br>(Reset<br>Mode) | Default Function<br>(Signal Name) | Input/Output | Value <sup>2</sup> | | | CSI_D3P | F1 | NVCC_MIPI | _ | _ | CSI_DATA3_P | _ | _ | | | CSI0_DAT10 | M1 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO28 | Input | PU (100K) | | | CSI0_DAT11 | М3 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO29 | Input | PU (100K) | | | CSI0_DAT12 | M2 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO30 | Input | PU (100K) | | | CSI0_DAT13 | L1 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO31 | Input | PU (100K) | | | CSI0_DAT14 | M4 | NVCC_CSI | GPIO | ALT5 | GPIO6_IO00 | Input | PU (100K) | | | CSI0_DAT15 | M5 | NVCC_CSI | GPIO | ALT5 | GPIO6_IO01 | Input | PU (100K) | | | CSI0_DAT16 | L4 | NVCC_CSI | GPIO | ALT5 | GPIO6_IO02 | Input | PU (100K) | | | CSI0_DAT17 | L3 | NVCC_CSI | GPIO | ALT5 | GPIO6_IO03 | Input | PU (100K) | | | CSI0_DAT18 | M6 | NVCC_CSI | GPIO | ALT5 | GPIO6_IO04 | Input | PU (100K) | | | CSI0_DAT19 | L6 | NVCC_CSI | GPIO | ALT5 | GPIO6_IO05 | Input | PU (100K) | | | CSI0_DAT4 | N1 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO22 | Input | PU (100K) | | | CSI0_DAT5 | P2 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO23 | Input | PU (100K) | | | CSI0_DAT6 | N4 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO24 | Input | PU (100K) | | | CSI0_DAT7 | N3 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO25 | Input | PU (100K) | | | CSI0_DAT8 | N6 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO26 | Input | PU (100K) | | | CSI0_DAT9 | N5 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO27 | Input | PU (100K) | | | CSI0_DATA_EN | P3 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO20 | Input | PU (100K) | | | CSI0_MCLK | P4 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO19 | Input | PU (100K) | | | CSI0_PIXCLK | P1 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO18 | Input | PU (100K) | | | CSI0_VSYNC | N2 | NVCC_CSI | GPIO | ALT5 | GPIO5_IO21 | Input | PU (100K) | | | DI0_DISP_CLK | N19 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO16 | Input | PU (100K) | | | DI0_PIN15 | N21 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO17 | Input | PU (100K) | | | DI0_PIN2 | N25 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO18 | Input | PU (100K) | | | DI0_PIN3 | N20 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO19 | Input | PU (100K) | | | DI0_PIN4 | P25 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO20 | Input | PU (100K) | | | DISP0_DAT0 | P24 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO21 | Input | PU (100K) | | | DISP0_DAT1 | P22 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO22 | Input | PU (100K) | | | DISP0_DAT10 | R21 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO31 | Input | PU (100K) | | | DISP0_DAT11 | T23 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO05 | Input | PU (100K) | | | DISP0_DAT12 | T24 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO06 | Input | PU (100K) | | | DISP0_DAT13 | R20 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO07 | Input | PU (100K) | | | DISP0_DAT14 | U25 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO08 | Input | PU (100K) | | | DISP0_DAT15 | T22 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO09 | Input | PU (100K) | | | DISP0_DAT16 | T21 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO10 | Input | PU (100K) | | | DISP0_DAT17 | U24 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO11 | Input | PU (100K) | | i.MX 6Dual/6Quad Applications Processors for Industrial Products, Rev. 4, 07/2015 Table 91. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | |-------------|------|-------------|-----------|-------------------------------------|-----------------------------------|--------------|--------------------| | Ball Name | Ball | Power Group | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function<br>(Signal Name) | Input/Output | Value <sup>2</sup> | | DISP0_DAT18 | V25 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO12 | Input | PU (100K) | | DISP0_DAT19 | U23 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO13 | Input | PU (100K) | | DISP0_DAT2 | P23 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO23 | Input | PU (100K) | | DISP0_DAT20 | U22 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO14 | Input | PU (100K) | | DISP0_DAT21 | T20 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO15 | Input | PU (100K) | | DISP0_DAT22 | V24 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO16 | Input | PU (100K) | | DISP0_DAT23 | W24 | NVCC_LCD | GPIO | ALT5 | GPIO5_IO17 | Input | PU (100K) | | DISP0_DAT3 | P21 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO24 | Input | PU (100K) | | DISP0_DAT4 | P20 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO25 | Input | PU (100K) | | DISP0_DAT5 | R25 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO26 | Input | PU (100K) | | DISP0_DAT6 | R23 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO27 | Input | PU (100K) | | DISP0_DAT7 | R24 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO28 | Input | PU (100K) | | DISP0_DAT8 | R22 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO29 | Input | PU (100K) | | DISP0_DAT9 | T25 | NVCC_LCD | GPIO | ALT5 | GPIO4_IO30 | Input | PU (100K) | | DRAM_A0 | AC14 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR00 | Output | 0 | | DRAM_A1 | AB14 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR01 | Output | 0 | | DRAM_A10 | AA15 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR10 | Output | 0 | | DRAM_A11 | AC12 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR11 | Output | 0 | | DRAM_A12 | AD12 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR12 | Output | 0 | | DRAM_A13 | AC17 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR13 | Output | 0 | | DRAM_A14 | AA12 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR14 | Output | 0 | | DRAM_A15 | Y12 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR15 | Output | 0 | | DRAM_A2 | AA14 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR02 | Output | 0 | | DRAM_A3 | Y14 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR03 | Output | 0 | | DRAM_A4 | W14 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR04 | Output | 0 | | DRAM_A5 | AE13 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR05 | Output | 0 | | DRAM_A6 | AC13 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR06 | Output | 0 | | DRAM_A7 | Y13 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR07 | Output | 0 | | DRAM_A8 | AB13 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR08 | Output | 0 | | DRAM_A9 | AE12 | NVCC_DRAM | DDR | ALT0 | DRAM_ADDR09 | Output | 0 | | DRAM_CAS | AE16 | NVCC_DRAM | DDR | ALT0 | DRAM_CAS_B | Output | 0 | | DRAM_CS0 | Y16 | NVCC_DRAM | DDR | ALT0 | DRAM_CS0_B | Output | 0 | | DRAM_CS1 | AD17 | NVCC_DRAM | DDR | ALT0 | DRAM_CS1_B | Output | 0 | | DRAM_D0 | AD2 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA00 | Input | PU (100K) | | DRAM_D1 | AE2 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA01 | Input | PU (100K) | | DRAM_D10 | AA6 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA10 | Input | PU (100K) | Table 91. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | |-----------|------|-------------|-----------|-------------------------------------|-----------------------------------|--------------|--------------------| | Ball Name | Ball | Power Group | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function<br>(Signal Name) | Input/Output | Value <sup>2</sup> | | DRAM_D11 | AE7 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA11 | Input | PU (100K) | | DRAM_D12 | AB5 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA12 | Input | PU (100K) | | DRAM_D13 | AC5 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA13 | Input | PU (100K) | | DRAM_D14 | AB6 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA14 | Input | PU (100K) | | DRAM_D15 | AC7 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA15 | Input | PU (100K) | | DRAM_D16 | AB7 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA16 | Input | PU (100K) | | DRAM_D17 | AA8 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA17 | Input | PU (100K) | | DRAM_D18 | AB9 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA18 | Input | PU (100K) | | DRAM_D19 | Y9 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA19 | Input | PU (100K) | | DRAM_D2 | AC4 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA02 | Input | PU (100K) | | DRAM_D20 | Y7 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA20 | Input | PU (100K) | | DRAM_D21 | Y8 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA21 | Input | PU (100K) | | DRAM_D22 | AC8 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA22 | Input | PU (100K) | | DRAM_D23 | AA9 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA23 | Input | PU (100K) | | DRAM_D24 | AE9 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA24 | Input | PU (100K) | | DRAM_D25 | Y10 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA25 | Input | PU (100K) | | DRAM_D26 | AE11 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA26 | Input | PU (100K) | | DRAM_D27 | AB11 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA27 | Input | PU (100K) | | DRAM_D28 | AC9 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA28 | Input | PU (100K) | | DRAM_D29 | AD9 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA29 | Input | PU (100K) | | DRAM_D3 | AA5 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA03 | Input | PU (100K) | | DRAM_D30 | AD11 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA30 | Input | PU (100K) | | DRAM_D31 | AC11 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA31 | Input | PU (100K) | | DRAM_D32 | AA17 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA32 | Input | PU (100K) | | DRAM_D33 | AA18 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA33 | Input | PU (100K) | | DRAM_D34 | AC18 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA34 | Input | PU (100K) | | DRAM_D35 | AE19 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA35 | Input | PU (100K) | | DRAM_D36 | Y17 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA36 | Input | PU (100K) | | DRAM_D37 | Y18 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA37 | Input | PU (100K) | | DRAM_D38 | AB19 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA38 | Input | PU (100K) | | DRAM_D39 | AC19 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA39 | Input | PU (100K) | | DRAM_D4 | AC1 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA04 | Input | PU (100K) | | DRAM_D40 | Y19 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA40 | Input | PU (100K) | | DRAM_D41 | AB20 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA41 | Input | PU (100K) | | DRAM_D42 | AB21 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA42 | Input | PU (100K) | | DRAM_D43 | AD21 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA43 | Input | PU (100K) | Table 91. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | |------------|------|-------------|-----------|-------------------------------------|-----------------------------------|--------------|--------------------| | Ball Name | Ball | Power Group | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function<br>(Signal Name) | Input/Output | Value <sup>2</sup> | | DRAM_D44 | Y20 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA44 | Input | PU (100K) | | DRAM_D45 | AA20 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA45 | Input | PU (100K) | | DRAM_D46 | AE21 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA46 | Input | PU (100K) | | DRAM_D47 | AC21 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA47 | Input | PU (100K) | | DRAM_D48 | AC22 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA48 | Input | PU (100K) | | DRAM_D49 | AE22 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA49 | Input | PU (100K) | | DRAM_D5 | AD1 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA05 | Input | PU (100K) | | DRAM_D50 | AE24 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA50 | Input | PU (100K) | | DRAM_D51 | AC24 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA51 | Input | PU (100K) | | DRAM_D52 | AB22 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA52 | Input | PU (100K) | | DRAM_D53 | AC23 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA53 | Input | PU (100K) | | DRAM_D54 | AD25 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA54 | Input | PU (100K) | | DRAM_D55 | AC25 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA55 | Input | PU (100K) | | DRAM_D56 | AB25 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA56 | Input | PU (100K) | | DRAM_D57 | AA21 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA57 | Input | PU (100K) | | DRAM_D58 | Y25 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA58 | Input | PU (100K) | | DRAM_D59 | Y22 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA59 | Input | PU (100K) | | DRAM_D6 | AB4 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA06 | Input | PU (100K) | | DRAM_D60 | AB23 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA60 | Input | PU (100K) | | DRAM_D61 | AA23 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA61 | Input | PU (100K) | | DRAM_D62 | Y23 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA62 | Input | PU (100K) | | DRAM_D63 | W25 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA63 | Input | PU (100K) | | DRAM_D7 | AE4 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA07 | Input | PU (100K) | | DRAM_D8 | AD5 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA08 | Input | PU (100K) | | DRAM_D9 | AE5 | NVCC_DRAM | DDR | ALT0 | DRAM_DATA09 | Input | PU (100K) | | DRAM_DQM0 | AC3 | NVCC_DRAM | DDR | ALT0 | DRAM_DQM0 | Output | 0 | | DRAM_DQM1 | AC6 | NVCC_DRAM | DDR | ALT0 | DRAM_DQM1 | Output | 0 | | DRAM_DQM2 | AB8 | NVCC_DRAM | DDR | ALT0 | DRAM_DQM2 | Output | 0 | | DRAM_DQM3 | AE10 | NVCC_DRAM | DDR | ALT0 | DRAM_DQM3 | Output | 0 | | DRAM_DQM4 | AB18 | NVCC_DRAM | DDR | ALT0 | DRAM_DQM4 | Output | 0 | | DRAM_DQM5 | AC20 | NVCC_DRAM | DDR | ALT0 | DRAM_DQM5 | Output | 0 | | DRAM_DQM6 | AD24 | NVCC_DRAM | DDR | ALT0 | DRAM_DQM6 | Output | 0 | | DRAM_DQM7 | Y21 | NVCC_DRAM | DDR | ALT0 | DRAM_DQM7 | Output | 0 | | DRAM_RAS | AB15 | NVCC_DRAM | DDR | ALT0 | DRAM_RAS_B | Output | 0 | | DRAM_RESET | Y6 | NVCC_DRAM | DDR | ALT0 | DRAM_RESET | Output | 0 | | DRAM_SDBA0 | AC15 | NVCC_DRAM | DDR | ALT0 | DRAM_SDBA0 | Output | 0 | Table 91. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | |----------------|------|-------------|-----------|-------------------------------------|-----------------------------------|--------------|--------------------| | Ball Name | Ball | Power Group | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function<br>(Signal Name) | Input/Output | Value <sup>2</sup> | | DRAM_SDBA1 | Y15 | NVCC_DRAM | DDR | ALT0 | DRAM_SDBA1 | Output | 0 | | DRAM_SDBA2 | AB12 | NVCC_DRAM | DDR | ALT0 | DRAM_SDBA2 | Output | 0 | | DRAM_SDCKE0 | Y11 | NVCC_DRAM | DDR | ALT0 | DRAM_SDCKE0 | Output | 0 | | DRAM_SDCKE1 | AA11 | NVCC_DRAM | DDR | ALT0 | DRAM_SDCKE1 | Output | 0 | | DRAM_SDCLK_0 | AD15 | NVCC_DRAM | DDRCLK | ALT0 | DRAM_SDCLK0_P | Input | Hi-Z | | DRAM_SDCLK_0_B | AE15 | NVCC_DRAM | DDRCLK | _ | DRAM_SDCLK0_N | _ | _ | | DRAM_SDCLK_1 | AD14 | NVCC_DRAM | DDRCLK | ALT0 | DRAM_SDCLK1_P | Input | Hi-Z | | DRAM_SDCLK_1_B | AE14 | NVCC_DRAM | DDRCLK | _ | DRAM_SDCLK1_N | _ | _ | | DRAM_SDODT0 | AC16 | NVCC_DRAM | DDR | ALT0 | DRAM_ODT0 | Output | 0 | | DRAM_SDODT1 | AB17 | NVCC_DRAM | DDR | ALT0 | DRAM_ODT1 | Output | 0 | | DRAM_SDQS0 | AE3 | NVCC_DRAM | DDRCLK | ALT0 | DRAM_SDQS0_P | Input | Hi-Z | | DRAM_SDQS0_B | AD3 | NVCC_DRAM | DDRCLK | _ | DRAM_SDQS0_N | _ | _ | | DRAM_SDQS1 | AD6 | NVCC_DRAM | DDRCLK | ALT0 | DRAM_SDQS1_P | Input | Hi-Z | | DRAM_SDQS1_B | AE6 | NVCC_DRAM | DDRCLK | _ | DRAM_SDQS1_N | _ | _ | | DRAM_SDQS2 | AD8 | NVCC_DRAM | DDRCLK | ALT0 | DRAM_SDQS2_P | Input | Hi-Z | | DRAM_SDQS2_B | AE8 | NVCC_DRAM | DDRCLK | _ | DRAM_SDQS2_N | _ | _ | | DRAM_SDQS3 | AC10 | NVCC_DRAM | DDRCLK | ALT0 | DRAM_SDQS3_P | Input | Hi-Z | | DRAM_SDQS3_B | AB10 | NVCC_DRAM | DDRCLK | _ | DRAM_SDQS3_N | _ | _ | | DRAM_SDQS4 | AD18 | NVCC_DRAM | DDRCLK | ALT0 | DRAM_SDQS4_P | Input | Hi-Z | | DRAM_SDQS4_B | AE18 | NVCC_DRAM | DDRCLK | _ | DRAM_SDQS4_N | _ | _ | | DRAM_SDQS5 | AD20 | NVCC_DRAM | DDRCLK | ALT0 | DRAM_SDQS5_P | Input | Hi-Z | | DRAM_SDQS5_B | AE20 | NVCC_DRAM | DDRCLK | _ | DRAM_SDQS5_N | _ | _ | | DRAM_SDQS6 | AD23 | NVCC_DRAM | DDRCLK | ALT0 | DRAM_SDQS6_P | Input | Hi-Z | | DRAM_SDQS6_B | AE23 | NVCC_DRAM | DDRCLK | _ | DRAM_SDQS6_N | _ | _ | | DRAM_SDQS7 | AA25 | NVCC_DRAM | DDRCLK | ALT0 | DRAM_SDQS7_P | Input | Hi-Z | | DRAM_SDQS7_B | AA24 | NVCC_DRAM | DDRCLK | _ | DRAM_SDQS7_N | _ | _ | | DRAM_SDWE | AB16 | NVCC_DRAM | DDR | ALT0 | DRAM_SDWE_B | Output | 0 | | DSI_CLK0M | НЗ | NVCC_MIPI | _ | _ | DSI_CLK_N | _ | _ | | DSI_CLK0P | H4 | NVCC_MIPI | _ | _ | DSI_CLK_P | _ | _ | | DSI_D0M | G2 | NVCC_MIPI | <u> </u> | _ | DSI_DATA0_N | | _ | | DSI_D0P | G1 | NVCC_MIPI | _ | _ | DSI_DATA0_P | _ | _ | | DSI_D1M | H2 | NVCC_MIPI | <u> </u> | _ | DSI_DATA1_N | | _ | | DSI_D1P | H1 | NVCC_MIPI | <u> </u> | _ | DSI_DATA1_P | | _ | | EIM_A16 | H25 | NVCC_EIM1 | GPIO | ALT0 | EIM_ADDR16 | Output | 0 | | EIM_A17 | G24 | NVCC_EIM1 | GPIO | ALT0 | EIM_ADDR17 | Output | 0 | | EIM_A18 | J22 | NVCC_EIM1 | GPIO | ALT0 | EIM_ADDR18 | Output | 0 | Table 91. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | |-----------|------|-------------|-----------|-------------------------------------|-----------------------------------|--------------|--------------------| | Ball Name | Ball | Power Group | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function<br>(Signal Name) | Input/Output | Value <sup>2</sup> | | EIM_A19 | G25 | NVCC_EIM1 | GPIO | ALT0 | EIM_ADDR19 | Output | 0 | | EIM_A20 | H22 | NVCC_EIM1 | GPIO | ALT0 | EIM_ADDR20 | Output | 0 | | EIM_A21 | H23 | NVCC_EIM1 | GPIO | ALT0 | EIM_ADDR21 | Output | 0 | | EIM_A22 | F24 | NVCC_EIM1 | GPIO | ALT0 | EIM_ADDR22 | Output | 0 | | EIM_A23 | J21 | NVCC_EIM1 | GPIO | ALT0 | EIM_ADDR23 | Output | 0 | | EIM_A24 | F25 | NVCC_EIM1 | GPIO | ALT0 | EIM_ADDR24 | Output | 0 | | EIM_A25 | H19 | NVCC_EIM0 | GPIO | ALT0 | EIM_ADDR25 | Output | 0 | | EIM_BCLK | N22 | NVCC_EIM2 | GPIO | ALT0 | EIM_BCLK | Output | 0 | | EIM_CS0 | H24 | NVCC_EIM1 | GPIO | ALT0 | EIM_CS0_B | Output | 1 | | EIM_CS1 | J23 | NVCC_EIM1 | GPIO | ALT0 | EIM_CS1_B | Output | 1 | | EIM_D16 | C25 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO16 | Input | PU (100K) | | EIM_D17 | F21 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO17 | Input | PU (100K) | | EIM_D18 | D24 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO18 | Input | PU (100K) | | EIM_D19 | G21 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO19 | Input | PU (100K) | | EIM_D20 | G20 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO20 | Input | PU (100K) | | EIM_D21 | H20 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO21 | Input | PU (100K) | | EIM_D22 | E23 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO22 | Input | PD (100K) | | EIM_D23 | D25 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO23 | Input | PU (100K) | | EIM_D24 | F22 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO24 | Input | PU (100K) | | EIM_D25 | G22 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO25 | Input | PU (100K) | | EIM_D26 | E24 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO26 | Input | PU (100K) | | EIM_D27 | E25 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO27 | Input | PU (100K) | | EIM_D28 | G23 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO28 | Input | PU (100K) | | EIM_D29 | J19 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO29 | Input | PU (100K) | | EIM_D30 | J20 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO30 | Input | PU (100K) | | EIM_D31 | H21 | NVCC_EIM0 | GPIO | ALT5 | GPIO3_IO31 | Input | PD (100K) | | EIM_DA0 | L20 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD00 | Input | PU (100K) | | EIM_DA1 | J25 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD01 | Input | PU (100K) | | EIM_DA2 | L21 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD02 | Input | PU (100K) | | EIM_DA3 | K24 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD03 | Input | PU (100K) | | EIM_DA4 | L22 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD04 | Input | PU (100K) | | EIM_DA5 | L23 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD05 | Input | PU (100K) | | EIM_DA6 | K25 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD06 | Input | PU (100K) | | EIM_DA7 | L25 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD07 | Input | PU (100K) | | EIM_DA8 | L24 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD08 | Input | PU (100K) | | EIM_DA9 | M21 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD09 | Input | PU (100K) | Freescale Semiconductor Inc. Table 91. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | |---------------------------|------|-------------|-----------|-------------------------------------|-----------------------------------|--------------|--------------------| | Ball Name | Ball | Power Group | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function<br>(Signal Name) | Input/Output | Value <sup>2</sup> | | EIM_DA10 | M22 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD10 | Input | PU (100K) | | EIM_DA11 | M20 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD11 | Input | PU (100K) | | EIM_DA12 | M24 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD12 | Input | PU (100K) | | EIM_DA13 | M23 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD13 | Input | PU (100K) | | EIM_DA14 | N23 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD14 | Input | PU (100K) | | EIM_DA15 | N24 | NVCC_EIM2 | GPIO | ALT0 | EIM_AD15 | Input | PU (100K) | | EIM_EB0 | K21 | NVCC_EIM2 | GPIO | ALT0 | EIM_EB0_B | Output | 1 | | EIM_EB1 | K23 | NVCC_EIM2 | GPIO | ALT0 | EIM_EB1_B | Output | 1 | | EIM_EB2 | E22 | NVCC_EIM0 | GPIO | ALT5 | GPIO2_IO30 | Input | PU (100K) | | EIM_EB3 | F23 | NVCC_EIM0 | GPIO | ALT5 | GPIO2_IO31 | Input | PU (100K) | | EIM_LBA | K22 | NVCC_EIM1 | GPIO | ALT0 | EIM_LBA_B | Output | 1 | | EIM_OE | J24 | NVCC_EIM1 | GPIO | ALT0 | EIM_OE | Output | 1 | | EIM_RW | K20 | NVCC_EIM1 | GPIO | ALT0 | EIM_RW | Output | 1 | | EIM_WAIT | M25 | NVCC_EIM2 | GPIO | ALT0 | EIM_WAIT | Input | PU (100K) | | ENET_CRS_DV | U21 | NVCC_ENET | GPIO | ALT5 | GPIO1_IO25 | Input | PU (100K) | | ENET_MDC | V20 | NVCC_ENET | GPIO | ALT5 | GPIO1_IO31 | Input | PU (100K) | | ENET_MDIO | V23 | NVCC_ENET | GPIO | ALT5 | GPIO1_IO22 | Input | PU (100K) | | ENET_REF_CLK <sup>3</sup> | V22 | NVCC_ENET | GPIO | ALT5 | GPIO1_IO23 | Input | PU (100K) | | ENET_RX_ER | W23 | NVCC_ENET | GPIO | ALT5 | GPIO1_IO24 | Input | PU (100K) | | ENET_RXD0 | W21 | NVCC_ENET | GPIO | ALT5 | GPIO1_IO27 | Input | PU (100K) | | ENET_RXD1 | W22 | NVCC_ENET | GPIO | ALT5 | GPIO1_IO26 | Input | PU (100K) | | ENET_TX_EN | V21 | NVCC_ENET | GPIO | ALT5 | GPIO1_IO28 | Input | PU (100K) | | ENET_TXD0 | U20 | NVCC_ENET | GPIO | ALT5 | GPIO1_IO30 | Input | PU (100K) | | ENET_TXD1 | W20 | NVCC_ENET | GPIO | ALT5 | GPIO1_IO29 | Input | PU (100K) | | GPIO_0 | T5 | NVCC_GPIO | GPIO | ALT5 | GPIO1_IO00 | Input | PD (100K) | | GPIO_1 | T4 | NVCC_GPIO | GPIO | ALT5 | GPIO1_IO01 | Input | PU (100K) | | GPIO_16 | R2 | NVCC_GPIO | GPIO | ALT5 | GPI07_I011 | Input | PU (100K) | | GPIO_17 | R1 | NVCC_GPIO | GPIO | ALT5 | GPI07_I012 | Input | PU (100K) | | GPIO_18 | P6 | NVCC_GPIO | GPIO | ALT5 | GPI07_I013 | Input | PU (100K) | | GPIO_19 | P5 | NVCC_GPIO | GPIO | ALT5 | GPIO4_IO05 | Input | PU (100K) | | GPIO_2 | T1 | NVCC_GPIO | GPIO | ALT5 | GPIO1_IO02 | Input | PU (100K) | | GPIO_3 | R7 | NVCC_GPIO | GPIO | ALT5 | GPIO1_IO03 | Input | PU (100K) | | GPIO_4 | R6 | NVCC_GPIO | GPIO | ALT5 | GPIO1_IO04 | Input | PU (100K) | | GPIO_5 | R4 | NVCC_GPIO | GPIO | ALT5 | GPIO1_IO05 | Input | PU (100K) | | GPIO_6 | Т3 | NVCC_GPIO | GPIO | ALT5 | GPIO1_IO06 | Input | PU (100K) | | GPIO_7 | R3 | NVCC_GPIO | GPIO | ALT5 | GPIO1_IO07 | Input | PU (100K) | Table 91. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | |-------------|------|---------------|-----------|-------------------------------------|-----------------------------------|--------------|--------------------| | Ball Name | Ball | Power Group | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function<br>(Signal Name) | Input/Output | Value <sup>2</sup> | | GPIO_8 | R5 | NVCC_GPIO | GPIO | ALT5 | GPIO1_IO08 | Input | PU (100K) | | GPIO_9 | T2 | NVCC_GPIO | GPIO | ALT5 | GPIO1_IO09 | Input | PU (100K) | | HDMI_CLKM | J5 | HDMI_VPH | _ | _ | HDMI_TX_CLK_N | _ | _ | | HDMI_CLKP | J6 | HDMI_VPH | _ | _ | HDMI_TX_CLK_P | _ | _ | | HDMI_D0M | K5 | HDMI_VPH | _ | _ | HDMI_TX_DATA0_N | _ | _ | | HDMI_D0P | K6 | HDMI_VPH | _ | _ | HDMI_TX_DATA0_P | _ | _ | | HDMI_D1M | J3 | HDMI_VPH | _ | _ | HDMI_TX_DATA1_N | _ | _ | | HDMI_D1P | J4 | HDMI_VPH | _ | _ | HDMI_TX_DATA1_P | _ | _ | | HDMI_D2M | K3 | HDMI_VPH | _ | _ | HDMI_TX_DATA2_N | _ | _ | | HDMI_D2P | K4 | HDMI_VPH | _ | _ | HDMI_TX_DATA2_P | _ | _ | | HDMI_HPD | K1 | HDMI_VPH | _ | _ | HDMI_TX_HPD | _ | _ | | JTAG_MOD | H6 | NVCC_JTAG | GPIO | ALT0 | JTAG_MODE | Input | PU (100K) | | JTAG_TCK | H5 | NVCC_JTAG | GPIO | ALT0 | JTAG_TCK | Input | PU (47K) | | JTAG_TDI | G5 | NVCC_JTAG | GPIO | ALT0 | JTAG_TDI | Input | PU (47K) | | JTAG_TDO | G6 | NVCC_JTAG | GPIO | ALT0 | JTAG_TDO | Output | Keeper | | JTAG_TMS | C3 | NVCC_JTAG | GPIO | ALT0 | JTAG_TMS | Input | PU (47K) | | JTAG_TRSTB | C2 | NVCC_JTAG | GPIO | ALT0 | JTAG_TRST_B | Input | PU (47K) | | KEY_COL0 | W5 | NVCC_GPIO | GPIO | ALT5 | GPIO4_IO06 | Input | PU (100K) | | KEY_COL1 | U7 | NVCC_GPIO | GPIO | ALT5 | GPIO4_IO08 | Input | PU (100K) | | KEY_COL2 | W6 | NVCC_GPIO | GPIO | ALT5 | GPIO4_IO10 | Input | PU (100K) | | KEY_COL3 | U5 | NVCC_GPIO | GPIO | ALT5 | GPIO4_IO12 | Input | PU (100K) | | KEY_COL4 | T6 | NVCC_GPIO | GPIO | ALT5 | GPIO4_IO14 | Input | PU (100K) | | KEY_ROW0 | V6 | NVCC_GPIO | GPIO | ALT5 | GPIO4_IO07 | Input | PU (100K) | | KEY_ROW1 | U6 | NVCC_GPIO | GPIO | ALT5 | GPIO4_IO09 | Input | PU (100K) | | KEY_ROW2 | W4 | NVCC_GPIO | GPIO | ALT5 | GPIO4_IO11 | Input | PU (100K) | | KEY_ROW3 | T7 | NVCC_GPIO | GPIO | ALT5 | GPIO4_IO13 | Input | PU (100K) | | KEY_ROW4 | V5 | NVCC_GPIO | GPIO | ALT5 | GPIO4_IO15 | Input | PD (100K) | | LVDS0_CLK_N | V4 | NVCC_LVDS_2P5 | LVDS | _ | LVDS0_CLK_N | _ | _ | | LVDS0_CLK_P | V3 | NVCC_LVDS_2P5 | LVDS | ALT0 | LVDS0_CLK_P | Input | Keeper | | LVDS0_TX0_N | U2 | NVCC_LVDS_2P5 | LVDS | _ | LVDS0_TX0_N | _ | _ | | LVDS0_TX0_P | U1 | NVCC_LVDS_2P5 | LVDS | ALT0 | LVDS0_TX0_P | Input | Keeper | | LVDS0_TX1_N | U4 | NVCC_LVDS_2P5 | LVDS | _ | LVDS0_TX1_N | _ | _ | | LVDS0_TX1_P | U3 | NVCC_LVDS_2P5 | LVDS | ALT0 | LVDS0_TX1_P | Input | Keeper | | LVDS0_TX2_N | V2 | NVCC_LVDS_2P5 | LVDS | _ | LVDS0_TX2_N | <u> </u> | _ | | LVDS0_TX2_P | V1 | NVCC_LVDS_2P5 | LVDS | ALT0 | LVDS0_TX2_P | Input | Keeper | | LVDS0_TX3_N | W2 | NVCC_LVDS_2P5 | LVDS | _ | LVDS0_TX3_N | _ | _ | Table 91. 21 x 21 mm Functional Contact Assignments (continued) | | | | | Out of Reset Condition <sup>1</sup> | | | | |---------------|------|---------------|-----------|-------------------------------------|-----------------------------------|--------------|---------------------------------| | Ball Name | Ball | Power Group | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function<br>(Signal Name) | Input/Output | Value <sup>2</sup> | | LVDS0_TX3_P | W1 | NVCC_LVDS_2P5 | LVDS | ALT0 | LVDS0_TX3_P | Input | Keeper | | LVDS1_CLK_N | Y3 | NVCC_LVDS_2P5 | LVDS | _ | LVDS1_CLK_N | _ | _ | | LVDS1_CLK_P | Y4 | NVCC_LVDS_2P5 | LVDS | ALT0 | LVDS1_CLK_P | Input | Keeper | | LVDS1_TX0_N | Y1 | NVCC_LVDS_2P5 | LVDS | _ | LVDS1_TX0_N | _ | _ | | LVDS1_TX0_P | Y2 | NVCC_LVDS_2P5 | LVDS | ALT0 | LVDS1_TX0_P | Input | Keeper | | LVDS1_TX1_N | AA2 | NVCC_LVDS_2P5 | LVDS | _ | LVDS1_TX1_N | _ | _ | | LVDS1_TX1_P | AA1 | NVCC_LVDS_2P5 | LVDS | ALT0 | LVDS1_TX1_P | Input | Keeper | | LVDS1_TX2_N | AB1 | NVCC_LVDS_2P5 | LVDS | | LVDS1_TX2_N | _ | _ | | LVDS1_TX2_P | AB2 | NVCC_LVDS_2P5 | LVDS | ALT0 | LVDS1_TX2_P | Input | Keeper | | LVDS1_TX3_N | AA3 | NVCC_LVDS_2P5 | LVDS | | LVDS1_TX3_N | _ | _ | | LVDS1_TX3_P | AA4 | NVCC_LVDS_2P5 | LVDS | ALT0 | LVDS1_TX3_P | Input | Keeper | | NANDF_ALE | A16 | NVCC_NANDF | GPIO | ALT5 | GPIO6_IO08 | Input | PU (100K) | | NANDF_CLE | C15 | NVCC_NANDF | GPIO | ALT5 | GPIO6_IO07 | Input | PU (100K) | | NANDF_CS0 | F15 | NVCC_NANDF | GPIO | ALT5 | GPIO6_IO11 | Input | PU (100K) | | NANDF_CS1 | C16 | NVCC_NANDF | GPIO | ALT5 | GPIO6_IO14 | Input | PU (100K) | | NANDF_CS2 | A17 | NVCC_NANDF | GPIO | ALT5 | GPIO6_IO15 | Input | PU (100K) | | NANDF_CS3 | D16 | NVCC_NANDF | GPIO | ALT5 | GPIO6_IO16 | Input | PU (100K) | | NANDF_D0 | A18 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO00 | Input | PU (100K) | | NANDF_D1 | C17 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO01 | Input | PU (100K) | | NANDF_D2 | F16 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO02 | Input | PU (100K) | | NANDF_D3 | D17 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO03 | Input | PU (100K) | | NANDF_D4 | A19 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO04 | Input | PU (100K) | | NANDF_D5 | B18 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO05 | Input | PU (100K) | | NANDF_D6 | E17 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO06 | Input | PU (100K) | | NANDF_D7 | C18 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO07 | Input | PU (100K) | | NANDF_RB0 | B16 | NVCC_NANDF | GPIO | ALT5 | GPIO6_IO10 | Input | PU (100K) | | NANDF_WP_B | E15 | NVCC_NANDF | GPIO | ALT5 | GPIO6_IO09 | Input | PU (100K) | | ONOFF | D12 | VDD_SNVS_IN | GPIO | _ | SRC_ONOFF | Input | PU (100K) | | PCIE_RXM | B1 | PCIE_VPH | _ | _ | PCIE_RX_N | _ | _ | | PCIE_RXP | B2 | PCIE_VPH | _ | _ | PCIE_RX_P | _ | _ | | PCIE_TXM | А3 | PCIE_VPH | _ | _ | PCIE_TX_N | _ | _ | | PCIE_TXP | В3 | PCIE_VPH | _ | _ | PCIE_TX_P | _ | _ | | PMIC_ON_REQ | D11 | VDD_SNVS_IN | GPIO | ALT0 | SNVS_PMIC_ON_REQ | Output | Open<br>Drain with<br>PU (100K) | | PMIC_STBY_REQ | F11 | VDD_SNVS_IN | GPIO | ALT0 | CCM_PMIC_STBY_REQ | Output | 0 | | POR_B | C11 | VDD_SNVS_IN | GPIO | ALT0 | SRC_POR_B | Input | PU (100K) | Table 91. 21 x 21 mm Functional Contact Assignments (continued) | | | | | | Out of Reset Cor | ndition <sup>1</sup> | | |--------------|------|--------------|-----------|------------------------------------|-----------------------------------|----------------------|--------------------| | Ball Name | Ball | Power Group | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function<br>(Signal Name) | Input/Output | Value <sup>2</sup> | | RGMII_RD0 | C24 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO25 | Input | PU (100K) | | RGMII_RD1 | B23 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO27 | Input | PU (100K) | | RGMII_RD2 | B24 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO28 | Input | PU (100K) | | RGMII_RD3 | D23 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO29 | Input | PU (100K) | | RGMII_RX_CTL | D22 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO24 | Input | PD (100K) | | RGMII_RXC | B25 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO30 | Input | PD (100K) | | RGMII_TD0 | C22 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO20 | Input | PU (100K) | | RGMII_TD1 | F20 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO21 | Input | PU (100K) | | RGMII_TD2 | E21 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO22 | Input | PU (100K) | | RGMII_TD3 | A24 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO23 | Input | PU (100K) | | RGMII_TX_CTL | C23 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO26 | Input | PD (100K) | | RGMII_TXC | D21 | NVCC_RGMII | DDR | ALT5 | GPIO6_IO19 | Input | PD (100K) | | RTC_XTALI | D9 | VDD_SNVS_CAP | _ | _ | RTC_XTALI | _ | _ | | RTC_XTALO | C9 | VDD_SNVS_CAP | _ | _ | RTC_XTALO | _ | _ | | SATA_RXM | A14 | SATA_VPH | _ | _ | SATA_PHY_RX_N | _ | _ | | SATA_RXP | B14 | SATA_VPH | _ | _ | SATA_PHY_RX_P | _ | _ | | SATA_TXM | B12 | SATA_VPH | _ | _ | SATA_PHY_TX_N | _ | _ | | SATA_TXP | A12 | SATA_VPH | _ | _ | SATA_PHY_TX_P | _ | _ | | SD1_CLK | D20 | NVCC_SD1 | GPIO | ALT5 | GPIO1_IO20 | Input | PU (100K) | | SD1_CMD | B21 | NVCC_SD1 | GPIO | ALT5 | GPIO1_IO18 | Input | PU (100K) | | SD1_DAT0 | A21 | NVCC_SD1 | GPIO | ALT5 | GPIO1_IO16 | Input | PU (100K) | | SD1_DAT1 | C20 | NVCC_SD1 | GPIO | ALT5 | GPIO1_IO17 | Input | PU (100K) | | SD1_DAT2 | E19 | NVCC_SD1 | GPIO | ALT5 | GPIO1_IO19 | Input | PU (100K) | | SD1_DAT3 | F18 | NVCC_SD1 | GPIO | ALT5 | GPIO1_IO21 | Input | PU (100K) | | SD2_CLK | C21 | NVCC_SD2 | GPIO | ALT5 | GPIO1_IO10 | Input | PU (100K) | | SD2_CMD | F19 | NVCC_SD2 | GPIO | ALT5 | GPIO1_IO11 | Input | PU (100K) | | SD2_DAT0 | A22 | NVCC_SD2 | GPIO | ALT5 | GPIO1_IO15 | Input | PU (100K) | | SD2_DAT1 | E20 | NVCC_SD2 | GPIO | ALT5 | GPIO1_IO14 | Input | PU (100K) | | SD2_DAT2 | A23 | NVCC_SD2 | GPIO | ALT5 | GPIO1_IO13 | Input | PU (100K) | | SD2_DAT3 | B22 | NVCC_SD2 | GPIO | ALT5 | GPIO1_IO12 | Input | PU (100K) | | SD3_CLK | D14 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO03 | Input | PU (100K) | | SD3_CMD | B13 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO02 | Input | PU (100K) | | SD3_DAT0 | E14 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO04 | Input | PU (100K) | | SD3_DAT1 | F14 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO05 | Input | PU (100K) | | SD3_DAT2 | A15 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO06 | Input | PU (100K) | | SD3_DAT3 | B15 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO07 | Input | PU (100K) | Table 91. 21 x 21 mm Functional Contact Assignments (continued) | | | | | | Out of Reset Con | dition <sup>1</sup> | | |---------------|------|-------------|-----------|------------------------------------|-----------------------------------|---------------------|--------------------| | Ball Name | Ball | Power Group | Ball Type | Default<br>Mode<br>(Reset<br>Mode) | Default Function<br>(Signal Name) | Input/Output | Value <sup>2</sup> | | SD3_DAT4 | D13 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO01 | Input | PU (100K) | | SD3_DAT5 | C13 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO00 | Input | PU (100K) | | SD3_DAT6 | E13 | NVCC_SD3 | GPIO | ALT5 | GPIO6_IO18 | Input | PU (100K) | | SD3_DAT7 | F13 | NVCC_SD3 | GPIO | ALT5 | GPIO6_IO17 | Input | PU (100K) | | SD3_RST | D15 | NVCC_SD3 | GPIO | ALT5 | GPIO7_IO08 | Input | PU (100K) | | SD4_CLK | E16 | NVCC_NANDF | GPIO | ALT5 | GPI07_I010 | Input | PU (100K) | | SD4_CMD | B17 | NVCC_NANDF | GPIO | ALT5 | GPIO7_IO09 | Input | PU (100K) | | SD4_DAT0 | D18 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO08 | Input | PU (100K) | | SD4_DAT1 | B19 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO09 | Input | PU (100K) | | SD4_DAT2 | F17 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO10 | Input | PU (100K) | | SD4_DAT3 | A20 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO11 | Input | PU (100K) | | SD4_DAT4 | E18 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO12 | Input | PU (100K) | | SD4_DAT5 | C19 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO13 | Input | PU (100K) | | SD4_DAT6 | B20 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO14 | Input | PU (100K) | | SD4_DAT7 | D19 | NVCC_NANDF | GPIO | ALT5 | GPIO2_IO15 | Input | PU (100K) | | TAMPER | E11 | VDD_SNVS_IN | GPIO | ALT0 | SNVS_TAMPER | Input | PD (100K) | | TEST_MODE | E12 | VDD_SNVS_IN | _ | _ | TCU_TEST_MODE | Input | PD (100K) | | USB_H1_DN | F10 | VDD_USB_CAP | _ | _ | USB_H1_DN | _ | _ | | USB_H1_DP | E10 | VDD_USB_CAP | _ | _ | USB_H1_DP | _ | _ | | USB_OTG_CHD_B | В8 | VDD_USB_CAP | _ | _ | USB_OTG_CHD_B | _ | _ | | USB_OTG_DN | В6 | VDD_USB_CAP | _ | _ | USB_OTG_DN | _ | _ | | USB_OTG_DP | A6 | VDD_USB_CAP | _ | _ | USB_OTG_DP | _ | _ | | XTALI | A7 | NVCC_PLL | _ | _ | XTALI | _ | _ | | XTALO | В7 | NVCC_PLL | | _ | XTALO | | _ | <sup>&</sup>lt;sup>1</sup> The state immediately after reset and before ROM firmware or software has executed. For most of the signals, the state during reset is same as the state after reset, given in Out of Reset Condition column of Table 91. However, there are few signals for which the state during reset is different from the state after reset. These signals along with their state during reset are given in Table 92. <sup>&</sup>lt;sup>2</sup> Variance of the pull-up and pull-down strengths are shown in the tables as follows: <sup>•</sup> Table 21, "GPIO I/O DC Parameters," on page 38. <sup>•</sup> Table 22, "LPDDR2 I/O DC Electrical Parameters," on page 39 <sup>•</sup> Table 23, "DDR3/DDR3L I/O DC Electrical Parameters," on page 39 <sup>&</sup>lt;sup>3</sup> ENET\_REF\_CLK is used as a clock source for MII and RGMII modes only. RMII mode uses either GPIO\_16 or RGMII\_TX\_CTL as a clock source. For more information on these clocks, see the device Reference Manual and the Hardware Development Guide for i.MX 6Quad, 6Dual, 6DualLite, 6Solo Families of Applications Processors (IMX6DQ6SDLHDG). Table 92. Signals with Differing Before Reset and After Reset States | | Before I | Before Reset State | | | | | | | |-----------|--------------|--------------------|--|--|--|--|--|--| | Ball Name | Input/Output | Value | | | | | | | | EIM_A16 | Input | PD (100K) | | | | | | | | EIM_A17 | Input | PD (100K) | | | | | | | | EIM_A18 | Input | PD (100K) | | | | | | | | EIM_A19 | Input | PD (100K) | | | | | | | | EIM_A20 | Input | PD (100K) | | | | | | | | EIM_A21 | Input | PD (100K) | | | | | | | | EIM_A22 | Input | PD (100K) | | | | | | | | EIM_A23 | Input | PD (100K) | | | | | | | | EIM_A24 | Input | PD (100K) | | | | | | | | EIM_A25 | Input | PD (100K) | | | | | | | | EIM_DA0 | Input | PD (100K) | | | | | | | | EIM_DA1 | Input | PD (100K) | | | | | | | | EIM_DA2 | Input | PD (100K) | | | | | | | | EIM_DA3 | Input | PD (100K) | | | | | | | | EIM_DA4 | Input | PD (100K) | | | | | | | | EIM_DA5 | Input | PD (100K) | | | | | | | | EIM_DA6 | Input | PD (100K) | | | | | | | | EIM_DA7 | Input | PD (100K) | | | | | | | | EIM_DA8 | Input | PD (100K) | | | | | | | | EIM_DA9 | Input | PD (100K) | | | | | | | | EIM_DA10 | Input | PD (100K) | | | | | | | | EIM_DA11 | Input | PD (100K) | | | | | | | | EIM_DA12 | Input | PD (100K) | | | | | | | | EIM_DA13 | Input | PD (100K) | | | | | | | | EIM_DA14 | Input | PD (100K) | | | | | | | | EIM_DA15 | Input | PD (100K) | | | | | | | | EIM_EB0 | Input | PD (100K) | | | | | | | | EIM_EB1 | Input | PD (100K) | | | | | | | | EIM_EB2 | Input | PD (100K) | | | | | | | | EIM_EB3 | Input | PD (100K) | | | | | | | | EIM_LBA | Input | PD (100K) | | | | | | | Table 92. Signals with Differing Before Reset and After Reset States (continued) | Ball Name | Before Reset State | | | | | | |-----------|--------------------|-------------------------|--|--|--|--| | Dan Name | Input/Output | Value | | | | | | EIM_RW | Input | PD (100K) | | | | | | EIM_WAIT | Input | PD (100K) | | | | | | GPIO_17 | Output | Drive state unknown (x) | | | | | | GPIO_19 | Output | Drive state unknown (x) | | | | | | KEY_COL0 | Output | Drive state unknown (x) | | | | | # 6.2.3 21 x 21 mm, 0.8 mm Pitch Ball Map Table 93 shows the FCPBGA 21 x 21 mm, 0.8 mm pitch ball map. Table 93. 21 x 21 mm, 0.8 mm Pitch Ball Map | | - | 7 | 3 | 4 | 2 | 9 | 7 | 8 | 6 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | |---|----------|------------|----------|----------|--------|------------|--------|---------------|-----------------|-----------------|-----------------|------------|----------|-----------|------------|-----------|-----------|----------|----------|----------|-----------|--------------|--------------|-----------|-----------| | ٧ | | PCIE_REXT | PCIE_TXM | GND | FA_ANA | USB_OTG_DP | XTALI | GNĐ | NC1 | NC <sup>1</sup> | NC1 | SATA_TXP | GND | SATA_RXM | SD3_DAT2 | NANDF_ALE | NANDF_CS2 | NANDF_D0 | NANDF_D4 | SD4_DAT3 | SD1_DAT0 | SD2_DAT0 | SD2_DAT2 | RGMII_TD3 | GND | | В | PCIE_RXM | PCIE_RXP | PCIE_TXP | GND | VDD_FA | USB_OTG_DN | XTALO | USB_OTG_CHD_B | NC <sup>1</sup> | NC <sup>1</sup> | NC <sup>1</sup> | SATA_TXM | SD3_CMD | SATA_RXP | SD3_DAT3 | NANDF_RB0 | SD4_CMD | NANDF_D5 | SD4_DAT1 | SD4_DAT6 | SD1_CMD | SD2_DAT3 | RGMII_RD1 | RGMII_RD2 | RGMII_RXC | | O | GND | JTAG_TRSTB | JTAG_TMS | GND | CLK2_N | GND | CLK1_N | GPANAIO | RTC_XTALO | GND | POR_B | BOOT_MODE0 | SD3_DAT5 | SATA_REXT | NANDF_CLE | NANDF_CS1 | NANDF_D1 | NANDF_D7 | SD4_DAT5 | SD1_DAT1 | SD2_CLK | RGMII_TD0 | RGMII_TX_CTL | RGMII_RD0 | EIM_D16 | | Q | CSI_D1M | CSI_D1P | GND | CSI_REXT | CLK2_P | GND | CLK1_P | GND | RTC_XTALI | USB_H1_VBUS | PMIC_ON_REQ | ONOFF | SD3_DAT4 | SD3_CLK | SD3_RST | NANDF_CS3 | NANDF_D3 | SD4_DAT0 | SD4_DAT7 | SD1_CLK | RGMII_TXC | RGMII_RX_CTL | RGMII_RD3 | EIM_D18 | EIM_D23 | | В | CSI_D2M | CSI_D2P | CSI_D0P | CSI_DOM | GND | GND | GND | NVCC_PLL_OUT | USB_OTG_VBUS | USB_H1_DP | TAMPER | TEST_MODE | SD3_DAT6 | SD3_DAT0 | NANDF_WP_B | SD4_CLK | NANDF_D6 | SD4_DAT4 | SD1_DAT2 | SD2_DAT1 | RGMII_TD2 | EIM_EB2 | EIM_D22 | EIM_D26 | EIM_D27 | # Table 93. 21 x 21 mm, 0.8 mm Pitch Ball Map (continued) | | - | 7 | က | 4 | 2 | 9 | 7 | æ | 6 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | |---|------------|-------------|------------|------------|------------|------------|-----------|-----------|--------------|-------------|---------------------------|------------|------------|-----------|------------|-----------|-----------|------------|-----------|-----------|---------|----------|----------|----------|----------| | ш | CSI_D3P | CSI_D3M | CSI_CLK0P | CSI_CLK0M | GND | GND | GND | GND | VDDUSB_CAP | USB_H1_DN | PMIC_STBY_REQ | BOOT_MODE1 | SD3_DAT7 | SD3_DAT1 | NANDF_CS0 | NANDF_D2 | SD4_DAT2 | SD1_DAT3 | SD2_CMD | RGMII_TD1 | EIM_D17 | EIM_D24 | EIM_EB3 | EIM_A22 | EIM_A24 | | 5 | DSI_D0P | DSI_DOM | GND | DSI_REXT | JTAG_TDI | JTAG_TDO | PCIE_VPH | PCIE_VPTX | VDD_SNVS_CAP | GND | VDD_SNVS_IN | SATA_VPH | SATA_VP | NVCC_SD3 | NVCC_NANDF | NVCC_SD1 | NVCC_SD2 | NVCC_RGMII | GND | EIM_D20 | EIM_D19 | EIM_D25 | EIM_D28 | EIM_A17 | EIM_A19 | | I | DSI_D1P | DSI_D1M | DSI_CLKOM | DSI_CLK0P | JTAG_TCK | JTAG_MOD | PCIE_VP | GND | VDDHIGH_IN | VDDHIGH_CAP | VDDARM23_CAP | GND | VDDARM_CAP | VDDARM_IN | GND | VDDSOC_IN | VDDPU_CAP | GND | EIM_A25 | EIM_D21 | EIM_D31 | EIM_A20 | EIM_A21 | EIM_CS0 | EIM_A16 | | 7 | HDMI_REF | GND | HDMI_D1M | HDMI_D1P | HDMI_CLKM | HDMI_CLKP | NVCC_JTAG | GND | VDDHIGH_IN | VDDHIGH_CAP | VDDARM23_CAP | GND | VDDARM_CAP | VDDARM_IN | GND | VDDSOC_IN | VDDPU_CAP | GND | EIM_D29 | EIM_D30 | EIM_A23 | EIM_A18 | EIM_CS1 | EIM_OE | EIM_DA1 | | ¥ | HDMI_HPD | HDMI_DDCCEC | HDMI_D2M | HDMI_D2P | HDMI_D0M | HDMI_D0P | NVCC_MIPI | GND | VDDARM23_IN | GND | VDDARM23_CAP VDDARM23_CAP | GND | VDDARM_CAP | VDDARM_IN | GND | VDDSOC_IN | VDDPU_CAP | GND | NVCC_EIMO | EIM_RW | EIM_EB0 | EIM_LBA | EIM_EB1 | EIM_DA3 | EIM_DA6 | | 7 | CSI0_DAT13 | GND | CSI0_DAT17 | CSI0_DAT16 | GND | CSI0_DAT19 | HDMI_VP | GND | VDDARM23_IN | GND | VDDARM23_CAP | GND | VDDARM_CAP | VDDARM_IN | GND | VDDSOC_IN | VDDPU_CAP | GND | NVCC_EIM1 | EIM_DA0 | EIM_DA2 | EIM_DA4 | EIM_DA5 | EIM_DA8 | EIM_DA7 | | M | CSI0_DAT10 | CSI0_DAT12 | CSI0_DAT11 | CSI0_DAT14 | CSI0_DAT15 | CSI0_DAT18 | HDMI_VPH | GND | VDDARM23_IN | GND | VDDARM23_CAP | GND | VDDARM_CAP | VDDARM_IN | GND | VDDSOC_IN | VDDPU_CAP | GND | NVCC_EIM2 | EIM_DA11 | EIM_DA9 | EIM_DA10 | EIM_DA13 | EIM_DA12 | EIM_WAIT | #### Table 93. 21 x 21 mm, 0.8 mm Pitch Ball Map (continued) | | - | 7 | က | 4 | 2 | 9 | 7 | æ | 6 | 10 | 7 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 7 | 22 | 23 | 24 | 25 | |---|-------------|-------------|---------------------|-------------|-----------|------------|--------------|----------|-------------|------------|--------------|---------------|------------|------------|------------|-----------|-----------|-----------|--------------|-------------|-------------|--------------|-------------|-------------|-------------| | z | CSI0_DAT4 | CSIO_VSYNC | CSI0_DAT7 | CSI0_DAT6 | CSI0_DAT9 | CSI0_DAT8 | NVCC_CSI | GND | VDDARM23_IN | GND | VDDARM23_CAP | VDD_CACHE_CAP | VDDARM_CAP | VDDARM_IN | GND | VDDSOC_IN | VDDPU_CAP | GND | DI0_DISP_CLK | DIO_PIN3 | DIO_PIN15 | EIM_BCLK | EIM_DA14 | EIM_DA15 | DIO_PIN2 | | ď | CSI0_PIXCLK | CSI0_DAT5 | CSI0_DATA_EN | CSI0_MCLK | GPIO_19 | GPIO_18 | NVCC_GPIO | GND | VDDARM23_IN | GND | VDDARM23_CAP | GND | VDDARM_CAP | VDDARM_IN | GND | VDDSOC_IN | VDDPU_CAP | GND | NVCC_LCD | DISP0_DAT4 | DISP0_DAT3 | DISP0_DAT1 | DISP0_DAT2 | DISP0_DAT0 | DI0_PIN4 | | æ | GPIO_17 | GPIO_16 | GPIO_7 | GPIO_5 | GPIO_8 | GPIO_4 | GPIO_3 | GND | VDDARM23_IN | VDDSOC_CAP | VDDARM23_CAP | GND | VDDARM_CAP | VDDARM_IN | GND | VDDSOC_IN | GND | NVCC_DRAM | NVCC_ENET | DISP0_DAT13 | DISP0_DAT10 | DISP0_DAT8 | DISP0_DAT6 | DISP0_DAT7 | DISP0_DAT5 | | F | GPIO_2 | 6_OIAD | 9 <sup>-</sup> OId5 | GPIO_1 | 0_OIAD | KEY_COL4 | KEY_ROW3 | GND | VDDARM23_IN | VDDSOC_CAP | GND | GND | VDDSOC_CAP | VDDSOC_CAP | GND | VDDSOC_IN | GND | NVCC_DRAM | GND | DISP0_DAT21 | DISP0_DAT16 | DISP0_DAT15 | DISP0_DAT11 | DISP0_DAT12 | DISP0_DAT9 | | ם | LVDS0_TX0_P | LVDS0_TX0_N | LVDS0_TX1_P | LVDS0_TX1_N | KEY_COL3 | KEY_ROW1 | KEY_COL1 | GND | VDDARM23_IN | VDDSOC_CAP | GND | GND | VDDSOC_CAP | VDDSOC_CAP | GND | VDDSOC_IN | GND | NVCC_DRAM | GND | ENET_TXD0 | ENET_CRS_DV | DISP0_DAT20 | DISP0_DAT19 | DISP0_DAT17 | DISP0_DAT14 | | > | LVDS0_TX2_P | LVDS0_TX2_N | LVDS0_CLK_P | LVDS0_CLK_N | KEY_ROW4 | KEY_ROW0 | NVCC_LVDS2P5 | GND | NVCC_DRAM GND | ENET_MDC | ENET_TX_EN | ENET_REF_CLK | ENET_MDIO | DISP0_DAT22 | DISP0_DAT18 | | A | LVDS0_TX3_P | LVDS0_TX3_N | GND | KEY_ROW2 | KEY_COL0 | KEY_COL2 | GND DRAM_A4 | GND | GND | GND | GND | GND | ENET_TXD1 | ENET_RXD0 | ENET_RXD1 | ENET_RX_ER | DISP0_DAT23 | DRAM_D63 | | > | LVDS1_TX0_N | LVDS1_TX0_P | LVDS1_CLK_N | LVDS1_CLK_P | GND | DRAM_RESET | DRAM_D20 | DRAM_D21 | DRAM_D19 | DRAM_D25 | DRAM_SDCKE0 | DRAM_A15 | DRAM_A7 | DRAM_A3 | DRAM_SDBA1 | DRAM_CS0 | DRAM_D36 | DRAM_D37 | DRAM_D40 | DRAM_D44 | DRAM_DQM7 | DRAM_D59 | DRAM_D62 | GND | DRAM_D58 | ### Table 93. 21 x 21 mm, 0.8 mm Pitch Ball Map (continued) | | - | 2 | က | 4 | 2 | 9 | 7 | œ | 6 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | |----|-------------|-------------|--------------|-------------|----------|--------------|----------|--------------|----------|--------------|-------------|------------|---------|----------------|----------------|-------------|-------------|--------------|----------|--------------|----------|----------|--------------|--------------|------------| | AA | LVDS1_TX1_P | LVDS1_TX1_N | LVDS1_TX3_N | LVDS1_TX3_P | DRAM_D3 | DRAM_D10 | GND | DRAM_D17 | DRAM_D23 | GND | DRAM_SDCKE1 | DRAM_A14 | GND | DRAM_A2 | DRAM_A10 | GND | DRAM_D32 | DRAM_D33 | GND | DRAM_D45 | DRAM_D57 | GND | DRAM_D61 | DRAM_SDQS7_B | DRAM_SDQS7 | | AB | LVDS1_TX2_N | LVDS1_TX2_P | GND | DRAM_D6 | DRAM_D12 | DRAM_D14 | DRAM_D16 | DRAM_DQM2 | DRAM_D18 | DRAM_SDQS3_B | DRAM_D27 | DRAM_SDBA2 | DRAM_A8 | DRAM_A1 | DRAM_RAS | DRAM_SDWE | DRAM_SDODT1 | DRAM_DQM4 | DRAM_D38 | DRAM_D41 | DRAM_D42 | DRAM_D52 | DRAM_D60 | GND | DRAM_D56 | | AC | DRAM_D4 | DRAM_VREF | DRAM_DQM0 | DRAM_D2 | DRAM_D13 | DRAM_DQM1 | DRAM_D15 | DRAM_D22 | DRAM_D28 | DRAM_SDQS3 | DRAM_D31 | DRAM_A11 | DRAM_A6 | DRAM_A0 | DRAM_SDBA0 | DRAM_SDODT0 | DRAM_A13 | DRAM_D34 | DRAM_D39 | DRAM_DQM5 | DRAM_D47 | DRAM_D48 | DRAM_D53 | DRAM_D51 | DRAM_D55 | | AD | DRAM_D5 | DRAM_D0 | DRAM_SDQS0_B | GND | DRAM_D8 | DRAM_SDQS1 | GND | DRAM_SDQS2 | DRAM_D29 | GND | DRAM_D30 | DRAM_A12 | GND | DRAM_SDCLK_1 | DRAM_SDCLK_0 | GND | DRAM_CS1 | DRAM_SDQS4 | GND | DRAM_SDQS5 | DRAM_D43 | GND | DRAM_SDQS6 | DRAM_DQM6 | DRAM_D54 | | AE | GND | DRAM_D1 | DRAM_SDQS0 | DRAM_D7 | DRAM_D9 | DRAM_SDQS1_B | DRAM_D11 | DRAM_SDQS2_B | DRAM_D24 | DRAM_DQM3 | DRAM_D26 | DRAM_A9 | DRAM_A5 | DRAM_SDCLK_1_B | DRAM_SDCLK_0_B | DRAM_CAS | ZQPAD | DRAM_SDQS4_B | DRAM_D35 | DRAM_SDQS5_B | DRAM_D46 | DRAM_D49 | DRAM_SDQS6_B | DRAM_D50 | GND | <sup>&</sup>lt;sup>1</sup> MLB is only supported in automotive and consumer graded parts. These balls are not connected in industrial graded parts. **Revision History** # 7 Revision History Table 94 provides a revision history for this data sheet. Table 94. i.MX 6Dual/6Quad Data Sheet Document Revision History | Rev.<br>Number | Date | Substantive Change(s) | |----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | 07/2015 | <ul> <li>Added footnote to Table 1, "Example Orderable Part Numbers," on page 2: If a 24 MHz input clock is used (required for USB), the maximum SoC speed is limited to 996 MHz.</li> <li>Section 1.2, "Features" changed Five UARTs, from up to 4.0 Mbps, to up to 5.0 Mbps.</li> <li>Table 6, "Operating Ranges," on page 20, Row: run mode: LDO bypassed, removed LDO bypassed for operation up to 852 MHz.</li> <li>Table 6, "Operating Ranges," on page 20: Row: VDD_HIGH internal regulator, changed minimum parameter value from 2.8 to 2.7V.</li> <li>Table 6, "Operating Ranges," on page 20: Removed footnote: VDDSOC and VDDPU output voltages must be set according to this rule: VDDARM-VDDSOC/PU&lt;50mV. This was a duplicate footnote, renumbered footnotes accordingly.</li> <li>Table 6, "Operating Ranges," on page 20: Changed value: Standby/DSM Mode, VDD_SOC_IN, minimum voltage, from 0.9V to 1.05V.</li> <li>Table 8, "Maximum Supply Currents," on page 24, Differentiated VDD_ARM_IN, VDD_ARM23_IN, and VDD_SOC_IN by frequency and by Power Virus/CoreMark maximum current.</li> <li>Table 20, "XTALI and RTC_XTALI DC Parameters," on page 37, Added rows: Input capacitance; Startup current; and DC input current and their values.</li> <li>Table 36, "EIM Bus Timing Parameters," on page 51, Changed WE4-WE17 minimum and maximum parameter values from, 0.5 t (k+1)/2-1.25, to 0.5 x t x (k+1)-1.25.</li> <li>Table 37, "EIM Asynchronous Timing Parameters Relative to Chip Select.," on page 58 Added to end of formulas in the minimum, typical, and maximum parameter values for WE31-WE42 and WE45-WE46, X t. For example from 3-CSN, to 3-CSN/x t. Also added maximum value to MAXDTI of 10.</li> <li>Table 39, "DDR3/DDR3L Write Cycle," on page 61, Changed minimum parameter value of DDR17 from 240 to 125, and of DDR18 from 240 to 150.</li> <li>Figure 25, "LPDDR2 Write Cycle," on page 63, Changed LP21 minimum and maximum parameter value from -0.25/+0.25 to 0.8/1.2.</li> <li>Figure 39, "ECSPI Master Mode Timing Diagram," on page 74, Added footnote: Note: ECSPIx_MSO</li></ul> | # Table 94. i.MX 6Dual/6Quad Data Sheet Document Revision History (continued) | Rev.<br>Number | Date | Substantive Change(s) | |----------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. 3 | 02/2014 | Updates throughout for Silicon revision D, include: Figure 1 Part number nomenclature diagram. Example Orderable Part Number tables, Table 1 Feature description for Miscellaneous IPs and interfaces; SSI and ESAI. Table 2, UART 1–5 description change: programmable baud rate up to 5 MHz. Table 2, uSDHC 1–4 description change: including SDXC cards up to 2 TB. Table 6, operating range for Run mode: LDO bypassed, minimum value corrected to 1.150 V. Table 6, table footnotes, added LDO enabled mode footnote for internal LDO output set points. Table 61, added table footnote to the Comment heading in the Comment column. Removed table "On-Chip LDOs and their On-Chip Loads." Section 4.1.4, External Clock Sources; added Note, "The internal RTC oscillator does not". Section 4.1.5, reworded second paragraph about the power management IC to explain that a robust thermal design is required for the increased system power dissipation. Table 8, Maximum Supply Currents: NVCC_RGMII Condition value changed to N=6. Table 8, Maximum Supply currents: Added row; NVCC_LVDS2P5 Section 4.2.1 Power-Up Sequence: reworded third bulleted item regarding POR control. Section 4.2.1 Power-Up Sequence: removed Note. Section 4.5.2 OSC32K, second paragraph reworded to describe OSC32K automatic switching. Section 4.5.2 OSC32K, added Note following second paragraph to caution use of internal oscillator use. Table 20 XTALI and RTC_XTALI DC parameters; changed RTC_XTALI Vih maximum value to 0.8. Table 20 XTALI and RTC_XTALI DC parameters; changed RTC_XTALI Vih maximum value to 1.1. Table 33 Reset Timing Parameters; removed footnote. Section 4.9.3 External Interface Module; enhanced wording to first paragraph to describe operating frequency for data transfers, and to explain register settings are valid for entire range of frequencies. Table 36. EIM Bus Timing Parameters; reworded footnotes for clarity. Table 37. EIM Asynchronous Timing Parameters; reworded footnote 2 for clarity. Table 37. EIM Asynchronous Timing Parameters; reworded footnote 2 for c | | Rev. 2.3 | 07/26<br>/2013 | <ul> <li>Table 91, 21 x 21Functional Contact Assignments: Restored NANDF_WP_B row and description.</li> <li>System Timing Parameters Table 33, Reset timing parameter, CC1 description clarified, change from: "Duration of SRC_POR_B to be qualified as valid (input slope &lt;= 5 ns)" to: "Duration of SRC_POR_B to be qualified as valid" and added a footnote to the parameter with the following text: "SRC_POR_B rise and fall times must be 5 ns or less." This change was made for clarity and does not represent a specification change.</li> </ul> | | Rev. 2.2 | 07/2013 | Editor corrections to revision history links. No technical content changes. | | Rev. 2.1 | 07/2013 | <ul> <li>Figure 1, Changed temperature references from Consumer to Commercial.</li> <li>Table 91, 21 x 21Functional Contact Assignments: <ul> <li>Removed rows: DRAM_VREF, HDMI_DDCCEC, and HDMI_REF.</li> <li>Due to a typographical error in revision 2.0, the ball names for rows EIM_DA2 through EIM_DA15 were ordered incorrectly. This has been corrected in revision 2.1. The ball map is correct in both revision 2.0 and 2.1.</li> </ul> </li> </ul> | Freescale Semiconductor Inc. #### **Revision History** # Table 94. i.MX 6Dual/6Quad Data Sheet Document Revision History (continued) | Rev.<br>Number | Date | Substantive Change(s) | |----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. 2 | 04/2013 | Substantive changes throughout this document are as follows: Incorporated standardized signal names. This change is extensive throughout. Added reference to EB792, i.MX Signal Name Mapping. Figures updated to align to standardized signal names. Aligned references to FCBGA to read FCPBGA throughout document. Updated references to eMMC standard to include 4.41. Table 1 "Example Industrial Grade Orderable Part Numbers": Part Numbers MCIMX6Q4AVT10AC, MCIMX6Q4AVT08AC, MCIMX6D4AVT08AC, MCIMX6D4AVT08AC, MCIMX6D4AVT08AC, MCIMX6D4AVT08AC, MCIMX6D4AVT08AC, MCIMX6D4AVT08AC, MCIMX6D4AVT10AC, and MCIMX6D4AVT08AC were updated to show GPU instead of VPU as an option. Table 2, "I.MX 6Dual/6Quad Modules List," Changed reference to Global Power Controller to read General Power Controller. Table 4, "Absolute Maximum Ratings," Added VDD_ARM23_IN to Core supply voltages. Table 6 "Operating Ranges": Run Mode - LDO Enabled, VDD_ARM_INVVDD_ARM23_IN, 792 MHz, input voltage minimum changed to 1.275V and VDD_ARM CAP minimum changed to 1.150V. NVCC_NAND, changed to NVCC_NANDE. Table 6 "Operating Ranges": Added reference for information on product lifetime: i.MX 6Dual/6Quad Product Usage Lifetime Estimates Application Note, AN4724. Table 9. "Maximum Supply Currents": Added current for i.MX6Dual Table 10 "Stop Mode Current and Power Consumption": Added SNVS Only mode. Table 22 "GPIO I/O DC Parameters": Removed parameters Iskod and Isspp. Table 48, "ECSPI Master Mode Timing Parameters," Updated parameter CS6 ECSPIx_SSx Lag Time (CS hold time) Min from Half SCLK period to Half SCLK period-2. Table 87 RGMII Signal Switching Specifications RGMII parameter TskewR units corrected. Table 134 "21 x 21 mm Functional Contact Assignments," Updated GPIO_1 Ball Name value to PU (100K). Table 134 "21 x 21 mm Functional Contact Assignments," Clarification of ENET_REF_CLK naming. Removed section, EIM Signal Cross Reference. Signal names are now aligned with reference manual. Section 1.2, "Features added bulleted item regarding the SOC-lev | How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions. Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM, Cortex, TrustZone, and NEON are registered trademarksof ARM Limited (or its subsidiaries) in the EU and/or elsewhere. © 2012-2015 Freescale Semiconductor, Inc. All rights reserved. Document Number: IMX6DQIEC Rev. 4 07/2015