

# 5.0 Gbps, 2-port, USB 3.0 ReDriver™ with Digital Confguration

#### **Features**

- → USB 3.0 compatible
- → Four 5.0 Gbps differential signal pairs
- → Adjustable Receiver Equalization
- → 100Ω Differential CML I/O's
- → Pin Configured Output Emphasis Control
- → Input signal level detect and squelch for each channel
- → Automatic Receiver Detect with digital enable/disable
- → Low Power ~680mW
- → Auto "Slumber" mode for adaptive power management
- → Stand-by Mode Power Down State
- → Single Supply Voltage: 3.3V
- → Packaging: 42-Contact TQFN (3.5x9mm)

#### Pin Diagram (Top Side View)



Figure1



#### **Description**

Pericom Semiconductor's PI3EQX7742ST is a low power, high performance 5.0 Gbps signal ReDriver designed specifically for the USB 3.0 protocol. The device provides programmable equalization, De-Emphasis, and input threshold controls to optimize performance over a variety of physical mediums by reducing Inter-Symbol Interference. PI3EQX7742ST supports four  $100\Omega$  Differential CML data I/O's between the Protocol ASIC to a switch fabric, over cable, or to extend the signals across other distant data pathways on the user's platform.

The integrated equalization circuitry provides flexibility with signal integrity of the signal before the ReDriver. A low-level input signal detection and output squelch function is provided for each channel.

Each channel operates fully independently. When the channels are enabled  $EN_x\#=0$  and operating, that channels' input signal level (on xI+/-) determines whether the output is active. If the input signal level of the channel falls below the active threshold level (Vth-) then the outputs are driven to the common mode voltage. In addition to signal conditioning, when  $EN_x\#=1$ , the device enters a low power standby mode. The PI3EQX7742ST also includes a fully programmable receiver detect function. When the RxDet pin is pulled high, automatic receiver detection will be active. The device will then move to power down due to inactivity.

#### **Block Diagram**



11-0068 1 www.pericom.com PS-0.2 05/12/11



#### **Pin Description**

| Pin#                    | Pin Name                      | Туре   | Description                                                                                                                                                                                                                                            |
|-------------------------|-------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 7, 17, 22,<br>28, 38 | NC                            | NC     | No Connect                                                                                                                                                                                                                                             |
| 2, 3                    | AI+, AI-                      | Input  | CML input channels. With Selectable input termination between $50\Omega$ to internal $V_{BIAS}$ and Hi-Z.                                                                                                                                              |
| 5, 6                    | BO-, BO+                      | Output | Selectable output termination between $50\Omega$ to internal Vbias and $2k\Omega$ to internal Vbias, and Hi-Z.                                                                                                                                         |
| 12, 13                  | CI+, CI-                      | Input  | CML input channels. With Selectable input termination between $50\Omega$ to internal $V_{BIAS}$ and Hi-Z.                                                                                                                                              |
| 15, 16                  | DO-, DO+                      | Output | Selectable output termination between $50\Omega$ to internal Vbias and $2k\Omega$ to internal Vbias, and Hi-Z.                                                                                                                                         |
| 23, 24                  | DI+, DI-                      | Input  | CML input channels. With Selectable input termination between $50\Omega$ to internal $V_{BIAS}$ and Hi-Z.                                                                                                                                              |
| 26, 27                  | CO-, CO+                      | Output | Selectable output termination between $50\Omega$ to internal Vbias and $2k\Omega$ to internal Vbias, and Hi-Z.                                                                                                                                         |
| 33, 34                  | BI+, BI-                      | Input  | CML input channels. With Selectable input termination between $50\Omega$ to internal $V_{BIAS}$ and Hi-Z.                                                                                                                                              |
| 36, 37                  | AO-, AO+                      | Output | Selectable output termination between $50\Omega$ to internal Vbias and $2k\Omega$ to internal Vbias, and Hi-Z.                                                                                                                                         |
| 11, 21, 32,<br>42       | VDD33                         | Power  | 3.3V Voltage Supply                                                                                                                                                                                                                                    |
| 39, 8, 18, 29           | EQ_A, EQ_B,<br>EQ_D, EQ_C     | Input  | Equalization Adjustment. Tri-level input pin. When set to "high", the pin becomes logic "1"; when set to "open", the pin becomes "open"; when set to "low", the pin becomes logic "0". Please refer to Mode Adjustment on page 3.                      |
| 40, 9, 19, 30           | DE_A, DE_B,<br>DE_D, DE_C     | Input  | Set the de-emphasis of the output CML buffer. Tri-level input pin. When set to "high", the pin becomes logic "1"; when set to "open", the pin becomes "open"; when set to "low", the pin becomes logic "0". Please refer to Mode Adjustment on page 3. |
| 10, 31                  | RES_CD,<br>RES_AB             | Input  | Tie RES Pins high for normal operation. With internal 200k $\Omega$ pull-up resistor.                                                                                                                                                                  |
| 4, 14, 25, 35           | EN_A#, EN_C#,<br>EN_D#, EN_B# | Input  | Channel Enable. "Low" = Channel is in normal operation. "High" = Channel is in power down mode. With internal $200k\Omega$ pull-down resistor.                                                                                                         |
| 20, 41                  | RXDET_CD,<br>RXDET_AB         | Input  | Set the state of receiver detection of two channels. "Low" means no receiver detection and "high" means the receiver detection is active. With internal $200k\Omega$ pull-up resistor.                                                                 |
| Center Pad              | GND                           | GND    | Supply Ground.                                                                                                                                                                                                                                         |

# Adaptive Auto Power Down or "Slumber" Mode

Notebooks, netbooks, and other power sensitive consumer devices require judicious use of power in order to maximize battery life. In order to minimize the power consumption of our devices, Pericom has added an additional adaptive auto power down feature. When a signal detector is idle for longer than 5ms, the corresponding channel will move to low power mode ONLY. (It means both channels will move to low power mode individually).

In the low power mode, the signal detector will still be monitoring the input channel. If the channel is in low power mode and the input signal is detected, the corresponding channel will wake up .

The device can also be forced into power down mode through the use of the EN\_x# pins however this would require the use of GPIO pins to control.

**11-0068** 2 www.pericom.com PS-0.2 05/12/11



# **Configuration Table**

| EN_x# | R <sub>X</sub> Det_xx | Function                                                                    | Input R     | Output R    |
|-------|-----------------------|-----------------------------------------------------------------------------|-------------|-------------|
| 1     | X                     | Channel disable if EN_A#, EN_B#, EN_C#, and EN_D# are high, Chip Power Down | Hi-Z        | Hi-Z        |
| 0     | 1                     | Chip and channel enabled, receiver detect is active                         | 50Ω / Hi-Z* | 50Ω / Hi-Z* |
| 0     | 0                     | Chip and channel enabled, receiver detect is not active                     | 50Ω         | 50Ω         |

 $<sup>^{\</sup>star}$  Refer to pin 20 & 41 description

# **Mode Adjustment**

# **Equalization Setting:**

EQ\_A/B/C/D are the selection pins for the equalization selection for each direction.

| Equalizer setting |               |  |  |  |
|-------------------|---------------|--|--|--|
| EQ_A/B/C/D        | @ 2.5GHz      |  |  |  |
| 0                 | 3 dB          |  |  |  |
| open              | 6dB (Default) |  |  |  |
| 1                 | 9dB           |  |  |  |

# **De-emphasis Setting:**

 $DE\_A/B/C/D$  are the selection pins for the de-emphasis selection for each direction.

| Output de-emphasis setting |             |  |  |  |
|----------------------------|-------------|--|--|--|
| DE_A/B/C/D                 | De-emphasis |  |  |  |
| 0                          | 0 dB        |  |  |  |
| open                       | -3.5 dB     |  |  |  |
| 1                          | -6 dB       |  |  |  |



#### **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature65°C to +150°C               |
|-------------------------------------------------|
| Supply Voltage to Ground Potential0.5V to +4.6V |
| DC SIG Voltage0.5V to VDD +0.5V                 |
| Current Output                                  |
| Power Dissipation Continuous                    |
| Operating Temperature                           |
| ESD, Human Body Model –2kv to +2kV              |
| ESD, Machine Model200V to +200V                 |
| ESD, Charged Device Model500V to +500V          |

Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# **AC/DC Electrical Characteristics**

| Symbol                              | Parameter                    | Conditions                                             | Min. | Тур. | Max. | Units |  |
|-------------------------------------|------------------------------|--------------------------------------------------------|------|------|------|-------|--|
| 3.3V Power Suppl                    | y Characteristics            |                                                        |      |      |      |       |  |
| $V_{\mathrm{DD33}}$                 | Power Supply Voltage         |                                                        | 3.0  |      | 3.6  | V     |  |
| P <sub>STANDBY33</sub>              | Supply Power @3.3V Standby   | EN_ [A : B : C : D] #=1                                |      |      | 3.6  |       |  |
| P <sub>SLUMBER33</sub>              | Supply Power @3.3V Slumber   | EN_[A : B : C : D] #= 0, no input signal               |      |      | 100  |       |  |
| P <sub>DEVICE_UNPLUG</sub>          | Supply Power Device Unplug   | $EN_{A} : B : C : D] #= 1, R_{X} Det = 1$              |      | 6.6  |      | mW    |  |
| P <sub>ACTIVE33</sub>               | Supply Power @3.3V Active    | $EN_{A}: B: C: D] \# = 0, V_{RX-DIFF-P} \ge V_{TH-SD}$ |      |      | 792  |       |  |
| I <sub>DD-STANDBY33</sub>           | Supply Current @3.3V Standby | EN_ [A : B : C : D]# = 1                               |      |      | 1    | mA    |  |
| I <sub>DD-SLUMBER33</sub>           | Supply Current @3.3V Slumber | $EN_[A:B:C:D]$ # = 0, no input signal                  |      |      | 28   | mA    |  |
| I <sub>DD-DEVICE _UN-</sub><br>PLUG | Supply Current @3.3V Partial | $EN_[A:B:C:D]$ # = 1, $R_xDet = 1$                     |      | 2    |      | mA    |  |
| I <sub>DD-ACTIVE33</sub>            | Supply Current @3.3V Active  | $EN_x# = 0, V_{RX-DIFF-P} \ge V_{TH-SD}$               |      |      | 220  |       |  |
| t <sub>PD</sub>                     | Latency                      | From input to output                                   |      | 1    | 2    | ns    |  |
| CML Receiver Inp                    | out (100Ω Differential)      |                                                        |      |      |      |       |  |



# **AC/DC Electrical Characteristics** (continued)

| Symbol                  | Parameter                                  | Conditions   | Min. | Тур. | Max. | Units |  |
|-------------------------|--------------------------------------------|--------------|------|------|------|-------|--|
| Z <sub>RX-DC</sub>      | DC Input Impedance                         |              | 40   | 50   | 60   |       |  |
| Z <sub>RX-DIFF-DC</sub> | DC Differential Input<br>Impedance         |              | 80   | 100  | 120  | Ω     |  |
| V <sub>RX-DIFFP-P</sub> | Differential Input Peak-to-peak<br>Voltage |              | 120  |      | 1200 |       |  |
| V <sub>RX-CM-ACP</sub>  | AC Peak Common Mode Input<br>Voltage       |              |      |      | 150  | mV    |  |
| V <sub>TH-SD</sub>      | Signal detect Threshold                    | EN_x# = 0    | 65   |      | 175  | mVppd |  |
| Equalization            |                                            |              |      |      |      |       |  |
| Jrs                     | Residual Jitter                            | Total Jitter |      |      | 0.3  | Ulp-p |  |

| $Z_{OUT}$                  | Output Resistance                                | Single-Ended                                                            | 40                            | 50  | 60                            | Ω                                     |  |
|----------------------------|--------------------------------------------------|-------------------------------------------------------------------------|-------------------------------|-----|-------------------------------|---------------------------------------|--|
| Z <sub>TX-DIFF-DC</sub>    | DC Differential TX Impedance                     |                                                                         | 72                            | 100 | 120                           |                                       |  |
| V <sub>TX-DIFFP-P</sub>    | Differential Peak-to-peak Output Voltage         | V <sub>TX-DIFFP-P</sub> = 2 *   V <sub>TX-D+</sub> - V <sub>TX-D-</sub> | 400                           |     | 1200                          | mV                                    |  |
| V <sub>TX-LFPS</sub>       | LFPS Differential Peak-to-peak<br>Output Voltage |                                                                         | 800                           |     |                               |                                       |  |
| V <sub>TX-C</sub>          | Common-Mode Voltage                              | $ V_{TX-D+} + V_{TX-D-} /2$                                             | 0.5                           |     | 1.2                           | V                                     |  |
| V <sub>cm_ac</sub>         | TX AC common mode voltage                        |                                                                         |                               |     | 100                           | mVpp                                  |  |
| V <sub>TX-Pre-Ratio-</sub> | VTX De-emphasis Level                            |                                                                         |                               |     | -6                            | dB                                    |  |
| C <sub>AC-coupling</sub>   | AC coupling capacitor                            |                                                                         | 75                            |     | 200                           | nF                                    |  |
| LVCMOS Con                 | trol Pins (Pins: 10, 20, 31, 41)                 |                                                                         |                               |     |                               |                                       |  |
| $V_{\mathrm{IH}}$          | Input High Voltage                               |                                                                         | $0.65 \times V_{\mathrm{DD}}$ |     |                               |                                       |  |
| $V_{\rm IL}$               | Input Low Voltage                                |                                                                         |                               |     | $0.35 \times V_{\mathrm{DD}}$ | V                                     |  |
| I <sub>IH</sub>            | Input High Current                               |                                                                         |                               |     | 50                            | μΑ                                    |  |
| $I_{IL}$                   | Input Low Current                                |                                                                         | -50                           |     |                               |                                       |  |
| Tri-level Conti            | rol Pins (Pins: 39, 8, 18, 29, 40, 9, 1          | 9, 30)                                                                  |                               |     |                               |                                       |  |
| $V_{\mathrm{IH}}$          | Input High Voltage                               |                                                                         | 0.8*V <sub>DD</sub>           |     |                               | V                                     |  |
| $V_{\rm IL}$               | Input Low Voltage                                |                                                                         |                               |     | 0.2*V <sub>DD</sub>           | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |  |

#### Note:

1. Recommended output coupling capacitor is 75nF to 200nF (on each output)





Test Condition Referenced in the Electrical Characteristic Table



PI3EQX7742ST Application Schematic



### Packaging Mechanical: 42-Contact TQFN (ZH)



09-0116 Note: For latest package info, please check: http://www.pericom.com/products/packaging/mechanicals.php

# **Ordering Information**

| Ordering Number | Package Code | Package Description                           |
|-----------------|--------------|-----------------------------------------------|
| PI3EQX7742STZHE | ZH           | Pb-Free and Green 42-contact TQFN (3.5 x 9mm) |

#### Notes:

- Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
- E = Pb-free and Green
- X suffix = Tape/Reel

Pericom Semiconductor Corporation • 1-800-435-2336 • www.pericom.com

All trademarks are property of their respective owners.